首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A New Hardware-Efficient Spectrum-Sensor VLSI Architecture for Data-Fusion-Based Cooperative Cognitive-Radio Network
【24h】

A New Hardware-Efficient Spectrum-Sensor VLSI Architecture for Data-Fusion-Based Cooperative Cognitive-Radio Network

机译:基于数据融合的合作认知 - 无线电网络的新硬件高效频谱传感器VLSI架构

获取原文
获取原文并翻译 | 示例

摘要

This article presents a hardware-friendly algorithm and architecture for cooperative spectrum sensing (CSS) in the data-fusion-based cognitive-radio (CR) network. The proposed VLSI-algorithm is based on the iterative power method and deflation technique that alleviate the computational complexity of conventional CSS algorithm with minimal performance degradation. In this work, a new hardware-efficient VLSI architecture of cooperative spectrum sensor (CSR) for the data-fusion center is presented, which supports up to six secondary users in the cooperative CR network. Its performance analysis under fading channel environment has been carried out where it delivers 0.8 detection probability (Pd) at -8 dB of channel SNR with a false alarm rate of 0.1. It shows the minimum performance degradation of 0.057 dB at P-d = 0.88 compared to the conventional algorithm. The suggested CSR architecture has been application-specific integrated circuit (ASIC)-synthesized and postlayout simulated in UMC 90 nm-CMOS process. Thus, it occupies 2.4 mm(2) of the core area, consumes 36 mW of total power, and delivers a low sensing time of 60.41 mu s while operating at a maximum clock frequency of 87.7 MHz. Comparison with the reported works indicates that the proposed design requires 40.3% lesser area, and it is 41% hardware efficient than the conventional implementation. Eventually, this design has been field-programmable gate array (FPGA) prototyped, and its functionality is verified in the real-world test environment.
机译:本文介绍了基于数据融合的认知 - 无线电(CR)网络中的用于协作频谱感测(CSS)的硬件友好型算法和架构。所提出的VLSI算法基于迭代功率方法和放气技术,可缓解传统CSS算法的计算复杂性,具有最小的性能下降。在这项工作中,提出了一种用于数据融合中心的协作频谱传感器(CSR)的新的硬件高效VLSI架构,其支持合作CR网络中的六个二级用户。它在衰落通道环境下的性能分析已经进行,其中它在-8 dB的信道SNR中提供0.8检测概率(PD),具有0.1的误报率。与传统算法相比,它显示了P-D = 0.88的0.057dB的最小性能下降。建议的CSR架构已经是特定于应用的集成电路(ASIC) - 在UMC 90 NM-CMOS过程中模拟的合成和后置。因此,它占据2.4mm(2)的核心区域,消耗36兆瓦的总功率,并且在最大时钟频率为87.7MHz的最大时钟频率下运行,可提供60.41μs的低感测时间。与报告的作品的比较表明,所提出的设计需要40.3%的面积,它是41%的硬件效率低于传统实施。最终,这种设计是现场可编程门阵列(FPGA)原型化,其功能在现实世界测试环境中验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号