首页> 中文期刊>吉林大学学报(信息科学版) >面向HEVC的高效插值滤波VLSI架构设计

面向HEVC的高效插值滤波VLSI架构设计

     

摘要

As for HEVC (High Efficiency Video Coding) standard decoder, hig h throughput rate and high memory access volume of data serve as bottleneck problems, design of a HEVC-oriented high-efficiency sub-pixel interpolation filtering VLSI(Very Large Scale Integ ration) architecture is put forward.Based on sub-pixel interpola tion algorithm in HEVC standard, an interpolation filtering VLSI architecture ch aracterized by high degree of parallelism and flow line is constructed.Through utilization of inversion symmetry of filter coefficients, a reusable order-8 fi lter structure is designed in order to reduce area of filter hardware.On the ba sis of the traditional single-input channel interpolator, a parallel-channel 8-input interpolator is designed to improve data throughput.E xperimental result indicates tha the design can meet decoding requirements of1 920×1 080@30 f/s video at a frequency of 34.2 MHz.And this design can m eet requirements of real-time transmission of 3 840×2 160@60 f/s video.%为满足HEVC(High Efficiency Video Coding)标准解码器中数据高吞吐率和高访存量的要求, 提出了一种面向HEVC的高效率分像素插值滤波VLSI(Very Large Scale Integration)架构设计.在HEVC标准分像素插值算法的基础上, 构造高并行度和流水线的插值滤波VLSI架构;利用滤波器系数反转对称性, 设计可复用8阶滤波器结构, 以减少滤波器硬件面积;在传统的单输入通道插值器的基础上, 设计两路并行的8输入插值器, 以提高数据吞吐量.实验结果表明, 该设计能在频率为34.2 MHz下完成1 920×1 080@30帧/s视频解码需求, 同时, 能够满足3 840×2 160@60帧/s视频的实时传输.

著录项

相似文献

  • 中文文献
  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号