首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Cell-based layout techniques supporting gate-level voltage scaling for low power
【24h】

Cell-based layout techniques supporting gate-level voltage scaling for low power

机译:基于单元的布局技术,支持门级电压缩放以实现低功耗

获取原文
获取原文并翻译 | 示例

摘要

Gate-level voltage scaling is an approach that allows different supply voltages for different gates in order to achieve power reduction. Previous research focused on determining the voltage level for each gate and ascertaining the power-saving capability of the approach via logic-level power estimation. In this paper, we present cell-based layout techniques that make the approach feasible. We first propose a new block layout style and a placement strategy to support the voltage scaling with conventional standard cell libraries. Then we propose a new cell layout style with built-in multiple supply rails so that gate-level voltage scaling can be immediately embedded in a typical cell-based design flow. Experimental results show that proposed techniques maintain good power benefit while introducing moderate layout overhead.
机译:栅极电平电压缩放是一种允许为不同的栅极提供不同的电源电压以降低功耗的方法。先前的研究重点是确定每个门的电压电平,并通过逻辑电平功率估计来确定该方法的省电能力。在本文中,我们介绍了使该方法可行的基于单元的布局技术。我们首先提出一种新的块布局样式和一种放置策略,以支持常规标准单元库的电压缩放。然后,我们提出了一种具有内置多个电源轨的新型电池布局样式,以便可以在典型的基于电池的设计流程中立即嵌入门级电压缩放。实验结果表明,所提出的技术在保持适度的布局开销的同时,还具有良好的功耗优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号