首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Bus-switch coding for reducing power dissipation in off-chip buses
【24h】

Bus-switch coding for reducing power dissipation in off-chip buses

机译:总线开关编码可减少片外总线的功耗

获取原文
获取原文并翻译 | 示例

摘要

We present a novel coding scheme for reducing bus power dissipation. The presented approach is well suited to driving off-chip buses, where the line capacitance is a dominant factor. A distinctive feature of the technique is the dynamic reordering of bus line positions, in order to minimize the toggling activity on physical bus wires. The effectiveness of the approach is demonstrated through cycle-accurate simulation of industrial benchmarks in conjunction with post-layout evaluation of speed, power and area overhead.
机译:我们提出了一种减少总线功耗的新颖编码方案。所提出的方法非常适合于驱动芯片外总线,其中线电容是主要因素。该技术的显着特征是总线位置的动态重新排序,以最大程度地减少物理总线上的切换活动。该方法的有效性通过对行业基准的精确周期仿真以及对速度,功率和面积开销的布局后评估来证明。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号