首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Bus encoding for total power reduction using a leakage-aware buffer configuration
【24h】

Bus encoding for total power reduction using a leakage-aware buffer configuration

机译:总线编码,可使用可识别泄漏的缓冲区配置来降低总功耗

获取原文
获取原文并翻译 | 示例

摘要

Power consumption, particularly runtime leakage, in long on-chip buses has grown to be an unacceptable portion of the total power budget due to heavy buffer insertion used to combat RC delays. In this paper, we propose a new bus encoding algorithm and circuit scheme for on-chip buses that eliminates capacitive crosstalk while simultaneously reducing total power. We utilize a buffer design approach with a selective use of high-threshold voltage transistors and couple this buffer design with a novel bus encoding scheme. The proposed encoding scheme significantly reduces total power by 26% and runtime leakage power by 42% while also eliminating capacitive crosstalk. In addition, the proposed encoding is specifically optimized to reduce the complexity of the encoding logic, allowing for a significant reduction in overhead which has not been considered in previous bus encoding work.
机译:由于用于抵抗RC延迟的大量缓冲区插入,长片上总线中的功耗(尤其是运行时泄漏)已成为总功耗预算中无法接受的部分。在本文中,我们为片上总线提出了一种新的总线编码算法和电路方案,该算法和电路方案可消除电容性串扰,同时降低总功耗。我们利用缓冲器设计方法,选择性地使用高阈值电压晶体管,并将这种缓冲器设计与新颖的总线编码方案结合在一起。所提出的编码方案将总功率显着降低了26%,运行时泄漏功率降低了42%,同时还消除了电容串扰。另外,所提出的编码经过专门优化以降低编码逻辑的复杂性,从而可以显着降低开销,而这在先前的总线编码工作中并未考虑到。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号