首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Design of a low power wide-band high resolution programmable frequency divider
【24h】

Design of a low power wide-band high resolution programmable frequency divider

机译:低功耗宽带高分辨率可编程分频器的设计

获取原文
获取原文并翻译 | 示例

摘要

The design of a high-speed wide-band high resolution programmable frequency divider is investigated. A new reloadable D flip-flop for the high speed programmable frequency divider is proposed. It is optimized in terms of propagation delay and power consumption as compared with the existing designs. Measurement results show that an all-stage programmable counter implemented with this D flip-flop using the Chartered 0.18 /spl mu/m CMOS process is capable of operating up to 1.8 GHz for a 1.8 V supply voltage and a 5.8-mW power consumption. By using this counter, an ultra-wide range high resolution frequency divider is achieved with low power consumption for 5-6-GHz wireless LAN applications.
机译:研究了高速宽带高分辨率可编程分频器的设计。提出了一种用于高速可编程分频器的新型可重装D触发器。与现有设计相比,在传播延迟和功耗方面进行了优化。测量结果表明,使用特许0.18 / spl mu / m CMOS工艺的D触发器实现的全阶段可编程计数器能够在1.8 V电源电压和5.8 mW功耗下运行高达1.8 GHz。通过使用该计数器,可以实现超宽范围的高分辨率分频器,且功耗低,适用于5-6 GHz无线局域网应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号