首页> 外文学位 >Design techniques for low-power wide-band direct digital frequency synthesizers of spread spectrum communication applications.
【24h】

Design techniques for low-power wide-band direct digital frequency synthesizers of spread spectrum communication applications.

机译:扩频通信应用的低功率宽带直接数字频率合成器的设计技术。

获取原文
获取原文并翻译 | 示例

摘要

For frequency agile communication systems, fast frequency switching in fine frequency steps with good spectral purity is crucial. Direct Digital Frequency Synthesizer (DDFS) is best suitable for these applications, but is not widely employed in wireless communication systems due to its high power consumption. In general, low power and high integration design are two challenges for mixed signal-circuits and communication systems designers. In this dissertation, new design techniques for DDFS at both architecture and circuit levels are proposed and investigated in order to minimize power consumption and optimize performance. A ROM-less low power wide band DDFS prototype using segmented sine wave Digital-to-Analog Converter (DAC) were designed, fabricated and tested to demonstrate the new design techniques.; First, to further reduce power consumption and save chip area, two new phase interpolation ROM less DDFS architectures are proposed. Segmentation technique is applied to the design of sine wave DAC for DDFS: (1) based upon trigonometric identities, a segmented sine wave DAC with fine nonlinear interpolation DAC's is proposed; (2) based upon first order Taylor series and simple linear interpolation, a segmented sine wave DAC with a fine linear interpolation DAC is proposed. Second, a figure of merit (FM) is defined to find the optimal sine wave DAC segmentations for various resolutions of the segmented sine wave DAC's. The device mismatch effects on the performance of segmented sine wave were also discussed. Third, For DDFS using current-steering segmented sine wave DAC with 12-b phase resolution and 11-b amplitude resolution, a behavioral model in Verilog was used to verify the functionality and validate the architecture. Finally, a DDFS prototype was designed and fabricated in a standard 0.25μm CMOS process. The measured SFDR is better than 50 dB with output frequencies up to 3/8 of the 300 MHz clock frequency. The prototype occupies an active area of 1.4 mm2 and consumes 240 mW for 300 MHz clock frequency. The new techniques reduce the power dissipation and die area substantially when compared to conventional ROM based DDFS designs with on-chip DAC.
机译:对于频率捷变通信系统,以良好的频谱纯度在精细的频率步长中进行快速频率切换至关重要。直接数字频率合成器(DDFS)最适合这些应用,但是由于其高功耗而没有在无线通信系统中广泛使用。通常,低功耗和高集成度设计是混合信号电路和通信系统设计人员的两个挑战。本文提出并研究了DDFS在架构和电路层面的新设计技术,以最大程度地降低功耗并优化性能。设计,制造和测试了使用分段正弦波数模转换器(DAC)的无ROM低功耗宽带DDFS原型,以演示新的设计技术。首先,为了进一步降低功耗并节省芯片面积,提出了两种新型的相位插值ROM较少的DDFS体系结构。将分段技术应用于DDFS的正弦波DAC的设计中:(1)基于三角恒等式,提出了一种具有精细非线性内插DAC的分段正弦波DAC; (2)基于一阶泰勒级数和简单线性插值,提出了一种具有精细线性插值DAC的分段正弦波DAC。其次,定义品质因数(FM),以找到用于分段正弦波DAC各种分辨率的最佳正弦波DAC分段。还讨论了器件失配对分段正弦波性能的影响。第三,对于使用电流转向分段正弦波DAC且具有12b相位分辨率和11b幅度分辨率的DDFS,使用Verilog中的行为模型来验证功能并验证体系结构。最后,采用标准的0.25μmCMOS工艺设计并制造了DDFS原型。输出频率高达300 MHz时钟频率的3/8时,测得的SFDR优于50 dB。该原型的有效面积为1.4 mm 2 ,在300 MHz时钟频率下功耗为240 mW。与具有片上DAC的基于ROM的传统DDFS设计相比,这些新技术大大降低了功耗和芯片面积。

著录项

  • 作者

    Jiang, Jiandong.;

  • 作者单位

    Iowa State University.;

  • 授予单位 Iowa State University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2001
  • 页码 123 p.
  • 总页数 123
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 无线电电子学、电信技术;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号