...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Function-based compact test pattern generation for path delay faults
【24h】

Function-based compact test pattern generation for path delay faults

机译:基于功能的紧凑测试模式生成,用于路径延迟故障

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

We present a function-based nonenumerative automatic test pattern generation (ATPG) methodology for detecting path delay faults (PDFs). The proposed technique consists of a number of topological circuit traversals during each a linear number of Boolean functions is generated per circuit line. From each such function we derive a test that detects many PDFs. The two major strengths of the approach, that stem from the function-based formulations used, are very compact test sets, and scalability in test efficiency. The performance of an implementation based on binary decision diagrams is evaluated and compared with existing compact methods to demonstrate the superiority of the proposed method.
机译:我们提出了一种基于功能的非数字自动测试模式生成(ATPG)方法,用于检测路径延迟故障(PDF)。所提出的技术由许多拓扑电路遍历组成,其中每条电路线都会生成线性布尔函数。从每个这样的函数中,我们得出一个检测许多PDF的测试。该方法的两个主要优点来自非常紧凑的测试集以及可扩展的测试效率,这是基于所使用的基于函数的公式化的结果。对基于二进制决策图的实现的性能进行了评估,并与现有的紧凑型方法进行了比较,以证明该方法的优越性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号