首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Optimization Techniques for FPGA-Based Wave-Pipelined DSP Blocks
【24h】

Optimization Techniques for FPGA-Based Wave-Pipelined DSP Blocks

机译:基于FPGA的波形DSP模块的优化技术

获取原文
获取原文并翻译 | 示例

摘要

In this paper, techniques for efficient implementation of field-programmable gate-array (FPGA)-based wave-pipelined (WP) multipliers, accumulators, and filters are presented. A comparison of the performance of WP and pipelined systems has been made. Major contributions of this paper are development of an on-chip clock generation scheme which permits finer tuning of the frequency, a synthesis technique that reduces the area and latency by 25%, a placement utility that results in 10%–40% increase in speed and proposal of an interleaving scheme for filters that reduces the number of multipliers required by 50%. WP multipliers of size 2$times$6 and the filters using them are found to be 11% faster and require lower power than those using pipelined multipliers. Filters with higher order WP multipliers also operate with lower power at the cost of speed. The delay-register products of such filters are found to be about 60% lower than those using the pipelined multipliers. The paper also outlines applications of these techniques for the Spartan II FPGAs and a self-tuning scheme for optimizing the speed.
机译:本文介绍了有效实现基于现场可编程门阵列(FPGA)的波导管(WP)乘法器,累加器和滤波器的技术。对WP和流水线系统的性能进行了比较。本文的主要贡献是开发了一种片上时钟生成方案,该方案允许对频率进行更精细的调整;一种综合技术可将面积和等待时间减少25%;一种放置实用程序,其速度可提高10%至40%提出了一种用于滤波器的交错方案,该方案可将所需的乘法器数量减少50%。与使用流水线乘法器的WP乘数相比,大小为2 $×6的WP乘数和使用它们的过滤器的速度提高了11%,所需的功率更低。具有较高阶WP乘法器的滤波器也以较低的功率工作,但会降低速度。发现这种滤波器的延迟寄存器乘积比使用流水线乘法器的延迟寄存器乘积低约60%。本文还概述了这些技术在Spartan II FPGA中的应用以及用于优化速度的自整定方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号