首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Placement for large-scale floating-gate field-programable analog arrays
【24h】

Placement for large-scale floating-gate field-programable analog arrays

机译:大型浮栅现场可编程模拟阵列的放置

获取原文
获取原文并翻译 | 示例

摘要

Modern advances in reconfigurable analog technologies are allowing field-programmable analog arrays (FPAAs) to dramatically grow in size, flexibility, and usefulness. Our goal in this paper is to develop the first placement algorithm for large-scale floating-gate-based FPAAs with a focus on the minimization of the parasitic effects on interconnects under various device-related constraints. Our FPAA clustering algorithm first groups analog components into a set of clusters so that the total number of routing switches used is minimized and all IO paths are balanced in terms of routing switches used. Our FPAA placement algorithm then maps each cluster to a computational analog block (CAB) of the target FPAA while focusing on routing switch usage and balance again. Experimental results demonstrate the effectiveness of our approach.
机译:可重构模拟技术的现代进步使现场可编程模拟阵列(FPAA)的尺寸,灵活性和实用性大大提高。本文的目标是为大规模基于浮栅的FPAA开发第一个布局算法,重点是在各种与设备相关的约束下,最大限度地减小互连上的寄生效应。我们的FPAA群集算法首先将模拟组件分组到一组群集中,以便使使用的路由交换机的总数最小化,并且就所使用的路由交换机而言,所有IO路径都得到平衡。然后,我们的FPAA放置算法会将每个群集映射到目标FPAA的计算模拟模块(CAB),同时重点关注路由交换机的使用和平衡。实验结果证明了我们方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号