首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Efficient built-in redundancy analysis for embedded memories with 2-D redundancy
【24h】

Efficient built-in redundancy analysis for embedded memories with 2-D redundancy

机译:带有2-D冗余的嵌入式存储器的高效内置冗余分析

获取原文
获取原文并翻译 | 示例

摘要

A novel redundant mechanism is proposed for embedded memories in this paper. Redundant rows and columns are added into the memory array as in the conventional approaches. However, the redundant rows and columns are divided into row blocks and column blocks, respectively. The reconfiguration is performed at the row (column) block level instead of the conventional row (column) level. Based on the proposed redundant mechanism, we first show that the complexity of the redundancy allocation problem is NP-complete. Thereafter, an extended local repair-most (ELRM) algorithm suitable for built-in implementation is proposed. The complexity of the ELRM algorithm is O(N), where N denotes the number of memory cells. According to the simulation results, the hardware overhead for implementing this algorithm is below 0.17% for a 1024/spl times/2048-b SRAM. Due to the efficient usage of the redundant elements, the manufacturing yield, repair rate, and reliability can be improved significantly.
机译:本文提出了一种新型的嵌入式存储器冗余机制。如常规方法那样,将冗余的行和列添加到存储器阵列中。但是,冗余行和列分别分为行块和列块。重新配置在行(列)块级别而不是常规行(列)级别执行。基于所提出的冗余机制,我们首先表明冗余分配问题的复杂性是NP完全的。此后,提出了一种适用于内置实现的扩展的最新局部修复(ELRM)算法。 ELRM算法的复杂度为O(N),其中N表示存储单元的数量。根据仿真结果,对于1024 / spl次/ 2048-b SRAM,实现此算法的硬件开销低于0.17%。由于冗余元件的有效利用,可以显着提高制造良率,维修率和可靠性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号