...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Low-Cost Built-In Redundancy-Analysis Scheme for Word-Oriented RAMs With 2-D Redundancy
【24h】

A Low-Cost Built-In Redundancy-Analysis Scheme for Word-Oriented RAMs With 2-D Redundancy

机译:具有二维冗余的面向字RAM的低成本内置冗余分析方案

获取原文
获取原文并翻译 | 示例
           

摘要

Built-in self-repair (BISR) techniques are widely used for repairing embedded random access memories (RAMs). One key component of a BISR module is the built-in redundancy-analysis (BIRA) design. This paper presents an effective BIRA scheme which executes the 2-D redundancy allocation based on a 1-D local bitmap. Two BIRA algorithms for supporting two different redundancy organizations are also proposed. Simulation results show that the proposed BIRA scheme can provide high repair rate (i.e., the ratio of the number of repaired memories to the number of defective memories) for the RAMs with different fault distributions. Experimental results show that the hardware overhead of the BIRA design is only about 2.9% for an 8192 $times$ 64-bit RAM with two spare rows and two spare columns. Also, the ratio of the BIRA analysis time to the test time is only about 0.02% if the March-CW test is performed. Furthermore, a simulation flow is proposed to determine the size of the 1-D local bitmap such that the BIRA algorithm can provide the best repair rate using the smallest-size 1-D local bitmap.
机译:内置的自我修复(BISR)技术被广泛用于修复嵌入式随机存取存储器(RAM)。 BISR模块的一个关键组件是内置的冗余分析(BIRA)设计。本文提出了一种有效的BIRA方案,该方案基于一维本地位图执行二维冗余分配。还提出了两种用于支持两个不同冗余组织的BIRA算法。仿真结果表明,所提出的BIRA方案可以为具有不同故障分布的RAM提供较高的修复率(即修复的存储器数量与缺陷存储器的数量之比)。实验结果表明,对于具有两个备用行和两个备用列的8192 $×$ 64位RAM,BIRA设计的硬件开销仅为大约2.9%。另外,如果执行March-CW测试,BIRA分析时间与测试时间的比率仅为0.02%。此外,提出了一种仿真流程来确定一维局部位图的大小,以便BIRA算法可以使用最小尺寸的一维局部位图来提供最佳修复率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号