首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >An Asynchronous Low-Power High-Performance Sequential Decoder Implemented With QDI Templates
【24h】

An Asynchronous Low-Power High-Performance Sequential Decoder Implemented With QDI Templates

机译:QDI模板实现的异步低功耗高性能顺序解码器

获取原文
获取原文并翻译 | 示例

摘要

This paper presents the design of a channel-based asynchronous sequential decoder implemented with quasi-delay-insensitive templates. The Powermill simulation results in TSMC 0.25-CMOS technology show that the circuit runs at 430 MHz and consumes 32 mW. Techniques to effectively partition and implement the top level design, the implementation of fast shift registers, memories, and various other structures are discussed. Compared to a previously designed synchronous Fano decoder, the asynchronous version consumes 1/3 the power and runs at 2.15 times the speed assuming standard process normalization. The design also highlights the introduction of a standard-cell library and back-end design flow for asynchronous designs based on precharged half buffer (PCHB) templates
机译:本文介绍了一种基于通道的异步顺序解码器的设计,该解码器使用准延迟不敏感模板实现。台积电0.25-CMOS技术中的Powermill仿真结果表明,该电路以430 MHz的频率运行,功耗为32 mW。讨论了有效分区和实现顶层设计,快速移位寄存器,存储器以及各种其他结构的技术。与以前设计的同步Fano解码器相比,异步版本消耗的功率为1/3,并且在标准过程标准化的情况下以2.15倍的速度运行。该设计还着重介绍了基于预充电半缓冲(PCHB)模板的异步设计的标准单元库和后端设计流程的引入

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号