...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Analysis and optimization of nanometer CMOS circuits for soft-error tolerance
【24h】

Analysis and optimization of nanometer CMOS circuits for soft-error tolerance

机译:纳米CMOS电路的软误差分析与优化。

获取原文
获取原文并翻译 | 示例

摘要

Nanometer circuits are becoming increasingly susceptible to soft errors due to alpha-particle and atmospheric neutron strikes as device scaling reduces node capacitances and supply/threshold voltage scaling reduces noise margins. It is becoming crucial to add soft-error tolerance estimation and optimization to the design flow to handle the increasing susceptibility. The first part of this paper presents a tool for accurate soft-error tolerance analysis of nanometer circuits (ASERTA) that can be used to estimate the soft-error tolerance of nanometer combinational circuits. The tolerance estimates generated by the tool match SPICE-generated estimates closely while taking orders of magnitude less computation time. The second part of the paper presents a tool for soft-error tolerance optimization of nanometer circuits (SERTOPT), which uses the tolerance estimates generated by ASERTA. The number of errors propagated to the primary outputs (POs) is minimized by adding optimal amounts of capacitive loading to the POs of the logic circuit. Using a novel delay-assignment-variation-based optimization methodology, the sizes, supply voltages, and threshold voltages of internal gates (not primary outputs) are chosen to minimize the energy and delay overhead due to the added capacitive loads. Experiments on ISCAS'85 benchmarks show that 79.3% soft-error reduction can be obtained on the average with modest increase in circuit delay and energy. Comparison with other techniques shows that our approach has a significantly better energy-delay-reliability tradeoff compared with others.
机译:由于器件定标减小了节点电容,电源/阈值电压定标减小了噪声裕度,因此纳米电路由于α粒子和大气中子撞击而变得越来越容易受到软错误的影响。在设计流程中增加软错误容忍度估计和优化以应对不断增加的敏感性变得至关重要。本文的第一部分介绍了一种用于精确测量纳米电路的软错误容忍度的工具(ASERTA),该工具可用于估算纳米组合电路的软错误容忍度。该工具生成的公差估计值与SPICE生成的估计值非常匹配,而所需的计算时间却少了几个数量级。本文的第二部分介绍了一种用于纳米电路的软误差容限优化的工具(SERTOPT),该工具使用了ASERTA生成的容限估计。通过向逻辑电路的PO添加最佳的容性负载,可以最大程度地减少传播到主输出(PO)的错误数量。使用一种新颖的基于延迟分配变化的优化方法,可以选择内部栅极(而非主要输出)的大小,电源电压和阈值电压,以最大程度地减少由于增加的电容性负载而产生的能量和延迟开销。在ISCAS'85基准上进行的实验表明,平均而言,在电路延迟和能量适度增加的情况下,可以减少79.3%的软错误。与其他技术的比较表明,与其他技术相比,我们的方法在能量延迟可靠性方面具有明显更好的折衷。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号