首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A low power turbo/Viterbi decoder for 3GPP2 applications
【24h】

A low power turbo/Viterbi decoder for 3GPP2 applications

机译:适用于3GPP2应用的低功耗Turbo / Viterbi解码器

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a channel decoder that completes both turbo and Viterbi decodings, which are pervasive in many wireless communication systems, especially those that require very low signal-to-noise ratios. The trellis decoding algorithm merges them with less redundancy. However, the implementation is still challenging due to the power consumption in wearable devices. This research investigates an optimized memory scheme and rescheduled data flow to reduce power consumption and chip area. The memory access is reduced by buffering the input symbols, and the area is reduced by reducing the embedded interleaver memory. A test chip is fabricated in a 1.8 V 0.18-/spl mu/m standard CMOS technology and verified to provide 4.25-Mb/s turbo decoding and 5.26-Mb/s Viterbi decoding. The measured power dissipation is 83 mW, while decoding a 3.1 Mb/s turbo encoded data stream with six iterations for each block. The power consumption in Viterbi decoding is 25.1 mW in the 1-Mb/s data rate. The measurement shows the power dissipation is 83 mW for the turbo decoding with six iterations at 3.1 Mb/s, and 25.1 mW for the Viterbi decoding at 1 Mb/s.
机译:本文提出了一种信道解码器,该信道解码器可同时完成turbo和Viterbi解码,这在许多无线通信系统中普遍存在,尤其是那些要求极低信噪比的系统。网格解码算法以较少的冗余合并它们。但是,由于可穿戴设备的功耗,实施仍然具有挑战性。这项研究研究了一种优化的内存方案和重新计划的数据流,以减少功耗和芯片面积。通过缓冲输入符号来减少存储器访问,并通过减少嵌入式交织器存储器来减少面积。测试芯片采用1.8 V 0.18- / spl mu / m标准CMOS技术制造,并经过验证可提供4.25-Mb / s的turbo解码和5.26-Mb / s的Viterbi解码。测得的功耗为8​​3 mW,同时对每个块进行六次迭代解码3.1 Mb / s的Turbo编码数据流。在1-Mb / s数据速率下,维特比解码中的功耗为25.1 mW。测量结果显示,Turbo解码在3.1 Mb / s的速度下进行了六次迭代,功耗为83 mW,Viterbi解码在1 Mb / s的情况下为25.1 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号