首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Code Decompression Unit Design for VLIW Embedded Processors
【24h】

Code Decompression Unit Design for VLIW Embedded Processors

机译:VLIW嵌入式处理器的代码解压缩单元设计

获取原文
获取原文并翻译 | 示例

摘要

Code size “bloating” in embedded very long instruction word (VLIW) processors is a major concern for embedded systems since memory is one of the most restricted resources. In this paper, we describe a code compression algorithm based on arithmetic coding, discuss how to design decompression architecture, and illustrate the tradeoffs between compression ratio and decompression overhead, by using different probability models. Experimental results for a VLIW embedded processor TMS320C6x show that compression ratios between 67% and 80% can be achieved, depending on the probability models used. A precache decompression unit design is implemented in TSMC 0.25 $mu$m and a test chip is fabricated.
机译:嵌入式超长指令字(VLIW)处理器中的代码大小“膨胀”是嵌入式系统的主要问题,因为内存是最受限制的资源之一。在本文中,我们描述了一种基于算术编码的代码压缩算法,讨论了如何设计解压缩架构,并通过使用不同的概率模型说明了压缩率与解压缩开销之间的折衷。 VLIW嵌入式处理器TMS320C6x的实验结果表明,取决于所使用的概率模型,可以实现67%至80%的压缩率。在TSMC 0.25μm中实现了预缓存解压缩单元设计,并制造了测试芯片。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号