...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >System Architecture and Implementation of MIMO Sphere Decoders on FPGA
【24h】

System Architecture and Implementation of MIMO Sphere Decoders on FPGA

机译:FPGA的MIMO Sphere解码器的系统架构和实现

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Multiple-input-multiple-output (MIMO) systems use multiple antennas in both transmitter and receiver ends for higher spectrum efficiency. The hardware implementation of MIMO detection becomes a challenging task as the computational complexity increases. This paper presents the architectures and implementations of two typical sphere decoding algorithms, including the Viterbo-Boutros (VB) algorithm and the Schnorr-Euchner (SE) algorithm. Hardware/software codesign technique is applied to partition the decoding algorithm on a single field-programmable gate array (FPGA) device. Three levels of parallelism are explored to improve the decoding rate: the concurrent execution of the channel matrix preprocessing on an embedded processor and the decoding functions on customized hardware modules, the parallel decoding of real/imaginary parts for complex constellation, and the concurrent execution of multiple steps during the closest lattice point search. The decoders for a 4times4 MIMO system with 16-QAM modulation are prototyped on a Xilinx XC2VP30 FPGA device with a MicroBlaze soft core processor. The hardware prototypes of the SE and VB algorithms show that they support up to 81.5 and 36.1 Mb/s data rates at 20 dB signal-to-noise ratio, which are about 22 and 97 times faster than their respective implementations in a digital signal processor.
机译:多输入多输出(MIMO)系统在发射器和接收器端均使用多个天线,以提高频谱效率。随着计算复杂度的增加,MIMO检测的硬件实现成为一项具有挑战性的任务。本文介绍了两种典型的球形解码算法的体系结构和实现,包括维特博-布特罗斯(VB)算法和Schnorr-Euchner(SE)算法。应用硬件/软件代码签名技术在单个现场可编程门阵列(FPGA)设备上划分解码算法。探索了三个级别的并行性以提高解码速率:嵌入式处理器上并发执行通道矩阵预处理和定制硬件模块上的解码功能,复杂星座图的实部/虚部并行解码,以及并行执行。最近的晶格点搜索过程中需要多个步骤。具有16-QAM调制的4×4 MIMO系统的解码器在具有MicroBlaze软核处理器的Xilinx XC2VP30 FPGA器件上原型化。 SE和VB算法的硬件原型表明,它们在20 dB信噪比下支持高达81.5和36.1 Mb / s的数据速率,比其在数字信号处理器中的实现分别快22和97倍。 。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号