首页> 外文学位 >VLSI Implementation of a Low Power, High Energy Efficient, Quasi-ML Fixed Complexity Sphere Decoder for MIMO Communication Systems.
【24h】

VLSI Implementation of a Low Power, High Energy Efficient, Quasi-ML Fixed Complexity Sphere Decoder for MIMO Communication Systems.

机译:用于MIMO通信系统的低功耗,高能效,准ML固定复杂度球形解码器的VLSI实现。

获取原文
获取原文并翻译 | 示例

摘要

Multiple-Input Multiple-Output (MIMO) technology plays a revolutionary role in the development of wireless broadband communication systems. Applying multiple antennas at both the transmitter and receiver sides of a wireless channel, the spectral efficiency can be significantly improved without sacrificing extra bandwidth. The exhaustive-search maximum likelihood (ML) algorithm is well known to be the optimal MIMO detection method. However, its complexity increases exponentially as the constellation size or antenna array increases. To address this issue, sphere decoder (SD) has been proposed as an alternative mean to achieve ML bit error rate (BER) with dramatically reduced complexity. Meanwhile, to meet the stringent battery capacity constraint, SD hardware realization must be optimized at all design aspects to ensure a low power, high energy efficient VLSI implementation.;In this research, we will propose a novel MIMO sphere decoding algorithm with power-aware architecture and circuit techniques. To evaluate its effectiveness in energy efficiency, the proposed sphere decoder is implemented in the IBM low-VT, 90-nm, 8 metal layer standard CMOS process. It supports a 4 x 4 antenna array with flexible modulations from BPSK to 16-QAM. At 0.8V and 125°C, the estimated peak throughput exceeds 1.44Gbps with the core area of 1.3 mm2. At room temperature and 0.8V core supply voltage, the measured power is 4.692 mW with 400 Mbps of constant throughput. This VLSI realization achieves 11.73 pJ/bit in energy efficiency which shows a 61% improvement over the other state-of-the-art sphere decoders recently reported in the literature.
机译:多输入多输出(MIMO)技术在无线宽带通信系统的发展中起着革命性的作用。在无线通道的发射器和接收器侧都使用多个天线,可以在不牺牲额外带宽的情况下显着提高频谱效率。穷举搜索最大似然(ML)算法是众所周知的最佳MIMO检测方法。然而,其复杂度随着星座图尺寸或天线阵列的增加而呈指数增加。为了解决这个问题,已经提出了球面解码器(SD)作为实现ML误码率(BER)并显着降低复杂性的替代手段。同时,为了满足严格的电池容量约束,必须在所有设计方面对SD硬件实现进行优化,以确保实现低功耗,高能效的VLSI。在本研究中,我们将提出一种具有功耗意识的新型MIMO球形解码算法架构和电路技术。为了评估其在能源效率方面的有效性,建议的球形解码器是在IBM低VT,90纳米,8金属层标准CMOS工艺中实现的。它支持4 x 4天线阵列,具有从BPSK到16-QAM的灵活调制。在0.8V和125°C的温度下,核心面积为1.3 mm2时,估计的峰值吞吐量超过1.44Gbps。在室温和0.8V内核电源电压下,测得的功率为4.692 mW,具有400 Mbps的恒定吞吐量。这种VLSI实现的能效达到11.73 pJ / bit,与文献中最近报道的其他最新球形解码器相比,提高了61%。

著录项

  • 作者

    Lee, Kelvin Kuang-Chi.;

  • 作者单位

    University of California, Los Angeles.;

  • 授予单位 University of California, Los Angeles.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2010
  • 页码 97 p.
  • 总页数 97
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号