首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Stochastic Physical Synthesis Considering Prerouting Interconnect Uncertainty and Process Variation for FPGAs
【24h】

Stochastic Physical Synthesis Considering Prerouting Interconnect Uncertainty and Process Variation for FPGAs

机译:考虑预布线互连不确定性和FPGA工艺变化的随机物理综合

获取原文
获取原文并翻译 | 示例

摘要

Process variation and prerouting interconnect delay uncertainty affect timing and power for modern VLSI designs in nanometer technologies. This paper presents the first in-depth study on stochastic physical synthesis algorithms leveraging statistical static timing analysis (SSTA) with process variation and prerouting interconnect delay uncertainty for field-programmable gate arrays (FPGAs). Evaluated by SSTA using the placed and routed circuits, the stochastic clustering, placement, and routing reduce the mean delay by 5.0%, 4.0%, and 1.4%, respectively, and reduce the standard deviation of delay by 6.4%, 6.1%, and 1.4%, respectively for MCNC designs. The majority of improvements come from modeling interconnect delay uncertainty for clustering and from considering process variation for placement, while routing has less improvement on delay. In addition, we study the interaction between each individual design stage. When applying all stochastic algorithms concurrently, the mean delay and standard deviation are reduced by 6.2% and 7.5%, respectively. On the other hand, stochastic clustering with deterministic placement and routing is a good flow with little change to the entire flow, but the mean delay is reduced by 5.0%, the standard deviation is reduced by 6.4%, and the runtime is slightly reduced compared to the deterministic flow. Finally, while its improvement over timing is small, stochastic routing is able to reduce the total wire length by 4.5% and to reduce the overall runtime by 4.2% compared to deterministic routing.
机译:工艺变化和预布线互连延迟不确定性会影响纳米技术中现代VLSI设计的时序和功耗。本文介绍了对随机物理综合算法的首次深入研究,该算法利用统计静态时序分析(SSTA)的过程变化和现场布线门阵列(FPGA)的预布线互连延迟不确定性。由SSTA使用布局和布线电路进行评估,随机聚类,布局和布线分别将平均延迟降低了5.0%,4.0%和1.4%,并将延迟的标准偏差降低了6.4%,6.1%和对于MCNC设计,分别为1.4%。大部分改进来自对互连延迟不确定性建模以进行聚类和考虑工艺变化以进行布局,而布线对延迟的改进则较少。此外,我们研究了各个设计阶段之间的相互作用。同时应用所有随机算法时,平均延迟和标准偏差分别减少了6.2%和7.5%。另一方面,具有确定性布局和路由的随机聚类是一个好的流,对整个流几乎没有变化,但是与之相比,平均延迟减少了5.0%,标准偏差减少了6.4%,运行时间略有减少确定性流程。最终,尽管它在时序上的改进很小,但是与确定性路由相比,随机路由能够将总导线长度减少4.5%,并将总运行时间减少4.2%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号