首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >CMOS Driver-Receiver Pair for Low-Swing Signaling for Low Energy On-Chip Interconnects
【24h】

CMOS Driver-Receiver Pair for Low-Swing Signaling for Low Energy On-Chip Interconnects

机译:CMOS驱动器/接收器对,用于低摆动信号,实现低功耗片上互连

获取原文
获取原文并翻译 | 示例

摘要

This paper describes the design of symmetric low-swing driver-receiver pairs (mj-sib) and (mj-db) for driving signals on the global interconnect lines. The proposed signaling schemes were implemented on 1.0 V 0.13-$mu$m CMOS technology, for signal transmission along a wire-length of 10 mm and the extra fan-out load of 2.5 pF (on the wire). The mj-sib and mj-db schemes reduce delay by up to 47% and 38% and energy-delay product by up to 34% and 49%, respectively, when compared with other counterpart symmetric and asymmetric low-swing signaling schemes. The other key advantages of the proposed signaling schemes is that they require only one power supply and threshold voltage, hence significantly reducing the design complexity. This paper also confirms the relative reliability benefits of the proposed signaling techniques through a signal-to-noise ratio (SNR) analysis.
机译:本文介绍了用于在全局互连线上驱动信号的对称低摆幅驱动器-接收器对(mj-sib)和(mj-db)的设计。所建议的信号传输方案是在1.0 V0.13-μmCMOS技术上实现的,用于沿10 mm的导线长度和2.5 pF的额外扇出负载(在导线上)传输信号。与其他对应的对称和非对称低摆信令方案相比,mj-sib和mj-db方案分别将延迟最多减少47%和38%,并将能量延迟乘积最多减少34%和49%。所提出的信令方案的其他主要优点是它们仅需要一个电源和阈值电压,从而大大降低了设计复杂度。本文还通过信噪比(SNR)分析,证实了所提出信令技术的相对可靠性优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号