首页> 外文会议>Midwest Symposium on Circuits and Systems >High Performance CMOS Driver-Receiver Pair Using Low-Swing Signaling for Low Power On-Chip Interconnects
【24h】

High Performance CMOS Driver-Receiver Pair Using Low-Swing Signaling for Low Power On-Chip Interconnects

机译:高性能CMOS驱动器 - 接收器对使用低功耗上芯片互连的低摆动信号

获取原文

摘要

This paper describes the design of a symmetric low-swing driver-receiver pair (mj-sib) for driving signals on the global interconnect lines. When implemented on 0.13μmCMOS 1.2V technology, mj-sib scheme reduces delay by up to 32% and energy-delay product by up to 45% (with a wire length of 10mm and the extra fanout load of 2.5pF on the wire) when compared with other counterpart symmetric and asymmetric low-swing signaling schemes. The key advantages of the proposed signaling scheme is that it requires only one power supply and threshold voltage, hence significantly reducing the design complexity.
机译:本文介绍了用于在全局互连线上驱动信号的对称低摆动驱动器接收对(MJ-SIB)的设计。当在0.13μmcmos1.2V技术上实现时,MJ-SIB方案将延迟减少到32%和能量延迟产品,高达45%(电线长度为10mm,电线上的2.5pf的额外扇出负载)与其他对称和不对称的低摆动信号传导方案相比。所提出的信令方案的主要优点是它只需要一个电源和阈值电压,因此显着降低了设计复杂性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号