首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Self-Adaptive System for Addressing Permanent Errors in On-Chip Interconnects
【24h】

Self-Adaptive System for Addressing Permanent Errors in On-Chip Interconnects

机译:解决片上互连中永久性错误的自适应系统

获取原文
获取原文并翻译 | 示例

摘要

We present a self-contained adaptive system for detecting and bypassing permanent errors in on-chip interconnects. The proposed system reroutes data on erroneous links to a set of spare wires without interrupting the data flow. To detect permanent errors at runtime, a novel in-line test (ILT) method using spare wires and a test pattern generator is proposed. In addition, an improved syndrome storing-based detection (SSD) method is presented and compared to the ILT method. Each detection method (ILT and SSD) is integrated individually into the noninterrupting adaptive system, and a case study is performed to compare them with Hamming and Bose-Chaudhuri-Hocquenghem (BCH) code implementations. In the presence of permanent errors, the probability of correct transmission in the proposed systems is improved by up to 140% over the standalone Hamming code. Furthermore, our methods achieve up to 38% area, 64% energy, and 61% latency improvements over the BCH implementation at comparable error performance.
机译:我们提出了一个独立的自适应系统,用于检测和绕过片上互连中的永久性错误。所提出的系统将错误链路上的数据重新路由到一组备用线路,而不会中断数据流。为了检测运行时的永久错误,提出了一种使用备用导线和测试模式生成器的新型在线测试(ILT)方法。此外,提出了一种改进的基于校正子存储的检测(SSD)方法,并将其与ILT方法进行了比较。每种检测方法(ILT和SSD)都分别集成到不间断的自适应系统中,并进行了案例研究,以将它们与汉明和Bose-Chaudhuri-Hocquenghem(BCH)代码实现进行比较。在存在永久性错误的情况下,与独立的汉明码相比,在建议的系统中正确传输的可能性提高了140%。此外,我们的方法在可比的错误性能下,与BCH实施相比,可实现高达38%的面积,64%的能量以及61%的延迟改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号