首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Low-Error and Hardware-Efficient Fixed-Width Multiplier by Using the Dual-Group Minor Input Correction Vector to Lower Input Correction Vector Compensation Error
【24h】

Low-Error and Hardware-Efficient Fixed-Width Multiplier by Using the Dual-Group Minor Input Correction Vector to Lower Input Correction Vector Compensation Error

机译:利用双组次要输入校正向量降低输入校正向量补偿误差的低误差和硬件效率的固定宽度乘法器

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we propose a new error compensation circuit by using the dual group minor input correction vector to lower input correction vector compensation error. By utilizing the symmetric property of the minor input correction vector, the hardware complexity of the error compensation circuit can be lowered. By constructing the error compensation circuit mainly from the “outer” partial products, the hardware complexity only increases slightly as the multiplier input bits increase. In the proposed 16$,times,$16 bits fixed-width multiplier, the truncation error can be lowered by 87% as compared with the direct-truncated multiplier and the transistor count can be reduced by 47% as compared with the full-length multiplier. As compared with the state-of-the-art design, the proposed fixed-width multiplier performs not only with lower compensation error but also with lower hardware complexity, especially as multiplier input bits increase.
机译:在本文中,我们提出了一种利用双组次要输入校正向量来降低输入校正向量补偿误差的新型误差补偿电路。通过利用次要输入校正向量的对称性,可以降低误差补偿电路的硬件复杂度。通过主要由“外部”部分乘积构建误差补偿电路,硬件复杂度仅随着乘法器输入位的增加而略有增加。在拟议的16×16位固定宽度乘法器中,与直接截断乘法器相比,截断误差可降低87%,与全长乘法器相比,晶体管数可减少47% 。与最新设计相比,所提出的固定宽度乘法器不仅具有较低的补偿误差,而且具有较低的硬件复杂度,尤其是随着乘法器输入位的增加。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号