首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >Low-error carry-free fixed-width multipliers with low-cost compensation circuits
【24h】

Low-error carry-free fixed-width multipliers with low-cost compensation circuits

机译:具有低成本补偿电路的低误差,无进位固定宽度乘法器

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we propose a low-error fixed-width redundant multiplier design. The design is based on the statistical analysis of the error compensation value of the truncated partial products in binary signed-digit representation with modified Booth encoding. The overall truncation error is significantly reduced compared with other previous approaches. Furthermore, the derived relationship between the compensation value and the truncated digits is so simple that the area cost of the corresponding compensation circuit is almost negligible. The fixed-width multiplier design is also applied to the discrete cosine transform/inverse discrete cosine transform (DCT/IDCT) computation in JPEG image compression.
机译:在本文中,我们提出了一种低误差的固定宽度冗余乘法器设计。该设计基于对经过修正的Booth编码的二进制有符号数表示形式的截短的部分乘积的误差补偿值的统计分析。与其他先前方法相比,整体截断误差显着降低。此外,在补偿值和截断的数字之间的推导关系是如此简单,以至于相应的补偿电路的面积成本几乎可以忽略不计。定宽乘法器设计还应用于JPEG图像压缩中的离散余弦变换/离散余弦逆变换(DCT / IDCT)计算。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号