首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Dynamic Supply and Threshold Voltage Scaling for CMOS Digital Circuits Using In-Situ Power Monitor
【24h】

Dynamic Supply and Threshold Voltage Scaling for CMOS Digital Circuits Using In-Situ Power Monitor

机译:使用现场功率监控器的CMOS数字电路的动态电源和阈值电压调节

获取原文
获取原文并翻译 | 示例

摘要

A generalized power tracking algorithm that minimizes power consumption of digital circuits by dynamic control of supply voltage and the body bias is proposed. A direct power monitoring scheme is proposed that does not need any replica and hence can sense total power consumed by load circuit across process, voltage, and temperature corners. Design details and performance of power monitor and tracking algorithm are examined by a simulation framework developed using UMC 90-nm CMOS triple well process. The proposed algorithm with direct power monitor achieves a power savings of 42.2% for activity of 0.02 and 22.4% for activity of 0.04. Experimental results from test chip fabricated in AMS 350 nm process shows power savings of 46.3% and 65% for load circuit operating in super threshold and near sub-threshold region, respectively. Measured resolution of power monitor is around 0.25 mV and it has a power overhead of 2.2% of die power. Issues with loop convergence and design tradeoff for power monitor are also discussed in this paper.
机译:提出了一种通用的功率跟踪算法,该算法通过动态控制电源电压和主体偏置来最小化数字电路的功耗。提出了一种直接电源监控方案,该方案不需要任何副本,因此可以在整个过程,电压和温度拐角处感测负载电路消耗的总功率。通过使用UMC 90纳米CMOS三阱工艺开发的仿真框架,研究了功率监控器和跟踪算法的设计细节和性能。所提出的带有直接功率监控器的算法,对于0.02的活动,可实现42.2%的功耗节省;对于0.04的活动,可实现22.4%的功耗节省。以AMS 350 nm工艺制造的测试芯片的实验结果表明,负载电路在超阈值和亚阈值附近工作时,分别可节省46.3%和65%的功率。功率监控器的测量分辨率约为0.25 mV,其功率开销为芯片功率的2.2%。本文还讨论了功率监控器的环路收敛和设计折衷问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号