首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Analysis and On-Chip Monitoring of Gate Oxide Breakdown in SRAM Cells
【24h】

Analysis and On-Chip Monitoring of Gate Oxide Breakdown in SRAM Cells

机译:SRAM单元中栅极氧化物击穿的分析和片上监控

获取原文
获取原文并翻译 | 示例

摘要

Scaling of device sizes has reduced gate oxide thickness to a few atomic layers, increasing the vulnerability of the gate oxide to breakdown. During breakdown, devices go through a gradual wearout process characterized by increased leakage. Using experimentally verified gate oxide breakdown models, a detailed analysis of the effect of progressive gate oxide breakdown on the performance of a conventional 6T SRAM cell is presented for 45-nm predictive technology. The DC margins (read, write, and retention) and access times (read and write) during wearout are analyzed, and a cell breakdown point due to degradation in each of these parameters is defined. A combination of these results is used to formulate a definition for the hard-breakdown point of a cell. An on-chip process, voltage, and temperature tolerant monitoring scheme is proposed to detect the gradual wearout of SRAM cells. The monitoring scheme enables the detection of impending cell failure, which in turn can trigger reconfiguration of the SRAM with redundant rows and/or columns prior to failure.
机译:器件尺寸的缩放将栅极氧化物的厚度减小到了几个原子层,从而增加了栅极氧化物击穿的脆弱性。在故障期间,设备会经历逐渐磨损的过程,其特征是泄漏增加。使用经过实验验证的栅氧化层击穿模型,针对45 nm预测技术,对渐进栅氧化层击穿对常规6T SRAM单元性能的影响进行了详细分析。分析了磨损期间的DC裕度(读,写和保留)和访问时间(读和写),并定义了由于这些参数中的每一个退化导致的电池击穿点。这些结果的组合用于为单元的硬击穿点制定定义。提出了一种片上工艺,耐压和耐温监测方案,以检测SRAM单元的逐渐磨损。监视方案可以检测即将发生的单元故障,从而可以触发具有故障之前冗余行和/或列的SRAM的重新配置。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号