首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Self-Calibrated DLL-Based Clock Generator for an Energy-Aware EISC Processor
【24h】

A Self-Calibrated DLL-Based Clock Generator for an Energy-Aware EISC Processor

机译:用于能量敏感EISC处理器的基于DLL的自校准时钟发生器

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a low-jitter delay-locked loop (DLL)-based clock generator for dynamic frequency scaling in the extendable instruction set computing (EISC) processor. The DLL-based clock generator provides the system clock with frequencies of 0.5$times$ to 8$times$ of the reference clock, according to the workload of the EISC processor. The proposed analog self-calibration method and a phase detector with an auxiliary charge pump can effectively reduce the delay mismatch between delay cells in the voltage-controlled delay line and the static phase offset due to the current mismatch in the charge pump, respectively. The self-calibrated output waveform exhibits 9.7 ps of RMS jitter and 73.7 ps of peak-to-peak jitter at 120 MHz. The prototype clock generator implemented in a 0.18- $mu$m CMOS process occupies an active area of 0.27 mm$^{2}$ and consumes 15.56 mA.
机译:本文介绍了一种基于低抖动延迟锁定环(DLL)的时钟发生器,用于可扩展指令集计算(EISC)处理器中的动态频率缩放。根据EISC处理器的工作量,基于DLL的时钟发生器为系统时钟提供的参考时钟频率为0.5倍到8倍。所提出的模拟自校准方法和具有辅助电荷泵的鉴相器可以分别有效地减少电压控制延迟线中的延迟单元之间的延迟失配和电荷泵中电流失配引起的静态相位偏移。自校准输出波形在120 MHz时表现出9.7 ps的RMS抖动和73.7 ps的峰峰值抖动。以0.18-μmCMOS工艺实现的原型时钟发生器的有效面积为0.27mm ^ {2} $,消耗电流为15.56mA。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号