首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Statistical SRAM Read Access Yield Improvement Using Negative Capacitance Circuits
【24h】

Statistical SRAM Read Access Yield Improvement Using Negative Capacitance Circuits

机译:使用负电容电路提高统计SRAM读取访问的良率

获取原文
获取原文并翻译 | 示例

摘要

SRAM has become the dominant block in modern ICs and constitutes more than 50% of the die area. The increase of process variations with continued CMOS technology scaling is considered one of the major challenges for SRAM designers. This process variations increase causes the SRAM cells to functionally fail and reduces the chip functional yield considering the static noise margin stability failures (i.e., cell flips when accessed), write failures (i.e., cell is not written within the write window), and read access failures (i.e., incorrect read operation). In this paper, novel negative capacitance circuits are developed, for the first time, to statistically improve the SRAM read access yield under process variations by reducing the bitlines parasitic capacitance. Post layout simulation results, referring to an industrial hardware-calibrated TSMC 65-nm CMOS technology, show that the adoption of the negative capacitance circuit to a 512 SRAM cells column is capable of improving the read access yield from 61.9% to 100%.
机译:SRAM已成为现代IC中的主要模块,并占据了超过50%的芯片面积。随着CMOS技术的不断发展,工艺变化的增加被认为是SRAM设计人员面临的主要挑战之一。考虑到静态噪声容限稳定性故障(即访问时的单元翻转),写入故障(即,单元未在写入窗口内写入)和读取,这种工艺变化的增加会导致SRAM单元发生功能故障并降低芯片的功能良率。访问失败(即,错误的读取操作)。在本文中,首次开发了新型负电容电路,以通过减少位线寄生电容来统计地提高工艺变化下的SRAM读取访问良率。布局后仿真结果参考了工业硬件校准的台积电65纳米CMOS技术,表明在512个SRAM单元列中采用负电容电路能够将读取访问率从61.9%提高到100%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号