首页> 外国专利> STATIC RANDOM ACCESS MEMORY (SRAM) GLOBAL BITLINE CIRCUITS FOR REDUCING POWER GLITCHES DURING MEMORY READ ACCESSES, AND RELATED METHODS AND SYSTEMS

STATIC RANDOM ACCESS MEMORY (SRAM) GLOBAL BITLINE CIRCUITS FOR REDUCING POWER GLITCHES DURING MEMORY READ ACCESSES, AND RELATED METHODS AND SYSTEMS

机译:静态随机访问存储器(SRAM)全局位线电路,用于减少存储器读取访问期间的电源故障,以及相关方法和系统

摘要

Static random access memory (SRAM) global bitline circuits for reducing glitches during read accesses, and related methods and systems are disclosed. A global bitline scheme in SRAM can reduce output load, reducing power consumption. In certain embodiments, SRAM includes an SRAM array. The SRAM includes a global bitline circuit for each SRAM array column. Each global bitline circuit includes memory access circuit that pre-charges local bitlines corresponding to bitcells in SRAM array. The data read from selected bitcell is read from its local bitline onto aggregated read bitline, an aggregation of local bitlines. The SRAM includes bitline evaluation circuit that sends data from aggregated read bitline onto global bitline. Instead of sending data based on rising transition of clock trigger, data is sent onto the global bitline based on falling transition of clock trigger. A global bitline scheme can be employed that reduces glitches and resulting increases in power consumption.
机译:公开了用于减少读取访问期间的毛刺的静态随机存取存储器(SRAM)全局位线电路,以及相关的方法和系统。 SRAM中的全局位线方案可以减少输出负载,从而降低功耗。在某些实施例中,SRAM包括SRAM阵列。 SRAM包括用于每个SRAM阵列列的全局位线电路。每个全局位线电路包括存储器访问电路,其对与SRAM阵列中的位单元相对应的局部位线进行预充电。从选定位单元读取的数据从其本地位线读取到聚合的读取位线上,即本地位线的聚合。 SRAM包括位线评估电路,该电路将数据从汇总的读取位线发送到全局位线。代替基于时钟触发的上升过渡发送数据,而是基于时钟触发的下降过渡将数据发送到全局位线上。可以采用全局位线方案,该方案可以减少毛刺并导致功耗增加。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号