首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Failure Mitigation Techniques for 1T-1MTJ Spin-Transfer Torque MRAM Bit-cells
【24h】

Failure Mitigation Techniques for 1T-1MTJ Spin-Transfer Torque MRAM Bit-cells

机译:1T-1MTJ自旋传递扭矩MRAM位单元的故障缓解技术

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

The emergence of spin-transfer torque magnetic RAM (STT-MRAM) as a leading candidate for future high-performance nonvolatile memory has led to increased research interest. Current STT-MRAM technology faces several major obstacles in attaining its potential. One of the major issues is in the design of 1T-1MTJ STT-MRAM bit-cells under process variations: the bit-cells need to be significantly upsized to improve bit-cell failure, resulting in increased bit-cell area and power dissipation. In this paper, we analyze four circuit-level solutions that enable smaller 1T-1MTJ STT-MRAM bit-cells with improved yield, namely, bit-line voltage boosting, word-line voltage boosting, access transistor body biasing, and an applied external magnetic field. Results from simulation using 45-nm bulk CMOS access transistor and 40-nm magnetic tunneling junction technology show that word-line voltage boosting can be the best failure mitigation technique. Bit-cells designed with word-line boosting for write has a bit-cell area reduced by ${>}{75%}$ at iso-failure probability, compared to bit-cells without any failure mitigation technique. When bit-cell failure probability is optimized instead, 5 Oe of applied external magnetic field assisted write reduces power consumption by ${>}{15%}$, compared to bit-cells designed without failure mitigation techniques.
机译:自旋转移扭矩磁性RAM(STT-MRAM)作为未来高性能非易失性存储器的领先候选者的出现引起了越来越多的研究兴趣。当前的STT-MRAM技术在发挥其潜力方面面临几个主要障碍。主要问题之一是在工艺变化下设计1T-1MTJ STT-MRAM位单元:需要显着提高位单元的尺寸以改善位单元故障,从而导致位单元面积和功耗增加。在本文中,我们分析了四种电路级解决方案,这些解决方案可实现较小的1T-1MTJ STT-MRAM位单元,并提高了良率,即位线升压,字线升压,访问晶体管本体偏置和外部应用磁场。使用45纳米体CMOS存取晶体管和40纳米磁隧道结技术的仿真结果表明,字线升压可以是最好的故障缓解技术。与没有任何故障缓解技术的位单元相比,采用字线增强设计进行写入的位单元在等故障概率下的位单元面积减少了$ {>} {75%} $。相反,当优化位单元的故障概率时,与没有故障缓解技术的位单元相比,施加5 Oe的外部磁场辅助写入可将功耗降低$ {>} {15%} $。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号