...
首页> 外文期刊>ACM Journal on Emerging Technologies in Computing Systems >Dual Pillar Spin-Transfer Torque MRAMs for Low Power Applications
【24h】

Dual Pillar Spin-Transfer Torque MRAMs for Low Power Applications

机译:低功率应用的双支柱自旋传递扭矩MRAM

获取原文
获取原文并翻译 | 示例
           

摘要

Electron-spin based data storage for on-chip memories has the potential for ultra-high density, low power consumption, very high endurance, and reasonably low read/write latency. In this article, we discuss the design challenges associated with spin-transfer torque (STT) MRAM in its state-of-the-art configuration. We propose an alternative bit cell configuration and three new genres of magnetic tunnel junction (MTJ) structures to improve STT-MRAM bit cell stabilities, write endurance, and reduce write energy consumption. The proposed multi-port, multi-pillar MTJ structures offer the unique possibility of electrical and spatial isolation of memory read and write. In order to realize ultralow power under process variations, we propose device, bit-cell and architecture level design techniques. Such design alternatives at multiple levels of design abstraction has been found to achieve substantially enhanced robustness, density, reliability and low power as compared to their charge-based counterparts for future embedded applications.
机译:片上存储器的基于电子自旋的数据存储具有超高密度,低功耗,非常高的耐久性以及相当低的读/写等待时间的潜力。在本文中,我们将讨论与最新技术配置中的自旋传递扭矩(STT)MRAM相关的设计挑战。我们提出了一种替代性的位单元配置和三种新型的磁性隧道结(MTJ)结构,以提高STT-MRAM位单元的稳定性,写入耐力并降低写入能耗。拟议中的多端口,多支柱MTJ结构为存储器的读写提供了电气和空间隔离的独特可能性。为了在工艺变化下实现超低功耗,我们提出了器件,位单元和架构级设计技术。与针对未来嵌入式应用的基于电荷的同类产品相比,已发现在多个设计抽象层次上的此类设计替代产品可显着提高鲁棒性,密度,可靠性和低功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号