首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A 28-nm CMOS 7-GS/s 6-bit DAC With DfT Clock and Memory Reaching SFDR >50 dB Up to 1 GHz
【24h】

A 28-nm CMOS 7-GS/s 6-bit DAC With DfT Clock and Memory Reaching SFDR >50 dB Up to 1 GHz

机译:具有DfT时钟且存储器达到SFDR> 50 dB且高达1 GHz的28nm CMOS 7-GS / s 6位DAC

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a 7-GS/s 6-bit current-steering digital-to-analog converter (DAC) in 28-nm CMOS for VLSI System On Chip I/O embedding with an on-chip memory and clock generation circuits for wafer-sort testing. It demonstrates how Spurious Free Dynamic Range >50 dB can be maintained up to 1 GHz, while keeping the DAC footprint small −0.035 mm. Several linearization techniques, such as current source cascodes with local biasing, thick-oxide output cascodes, bleeding currents, and 50% level of segmentation are validated for the first time at such very high frequencies. Testing is facilitated by means of integrating a digital front-end design-for-test scheme in 0.048 mm. It uses a 5-kb 8X TI data memory, based on circular shift registers to avoid signal-dependent disturbances. An integrated 7-GHz Current Mode Logic ring oscillator-type clock generator and a serial data interface enable simple testing of the DAC at reduced cost.
机译:本简介介绍了一种用于28nm CMOS的7-GS / s 6位电流控制数模转换器(DAC),用于VLSI片上I / O嵌入,该片上I / O内置了晶片的存储器和时钟产生电路分类测试。它演示了如何在高达1 GHz的频率下保持> 50 dB的无杂散动态范围,同时保持DAC占板面积小-0.035 mm。在如此高的频率下,首次验证了几种线性化技术,例如具有局部偏置的电流源共源共栅,厚氧化物输出共源共栅,泄漏电流和50%的分割水平。通过集成0.048 mm的数字前端测试设计方案来简化测试。它使用基于循环移位寄存器的5kb 8X TI数据存储器来避免信号相关的干扰。集成的7 GHz电流模式逻辑环形振荡器型时钟发生器和串行数据接口可以以较低的成本对DAC进行简单测试。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号