首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A 28-nm CMOS 1 V 3.5 GS/s 6-bit DAC With Signal-Independent Delta-I Noise DfT Scheme
【24h】

A 28-nm CMOS 1 V 3.5 GS/s 6-bit DAC With Signal-Independent Delta-I Noise DfT Scheme

机译:具有信号独立Delta-I噪声DfT方案的28nm CMOS 1 V 3.5 GS / s 6位DAC

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a 3.5 GS/s 6-bit current-steering digital-to-analog converter (DAC) with auxiliary circuitry to assist testing in a 1 V digital 28-nm CMOS process. The DAC uses only thin-oxide transistors and occupies 0.035 , making it suitable to embedding in VLSI systems, e.g., field-programmable gate array (FPGA). To cope with the IC process variability, a unit element approach is generally employed. The three most significant bit (MSBs) are implemented as seven unary D/A cells and the three least significant bits (LSBs) as three binary D/A cells, using appropriately reduced number of unit elements. Furthermore, all digital gates only make use of two basic unit blocks: a buffer and a multiplexer. For testing, a memory block of 5 kb is placed on-chip, which is externally loaded in a serial way but internally read in an time-interleaved way. The memory is organized around 48 clocked 104-bit shift-registers. It keeps the resulting switching disturbances signal-independent and hence avoids inducing output nonlinearity errors, even when a common power supply is shared with the DAC. This novelty allows reliable testing of the DAC core, while avoiding performance limitation risks of handling high-speed off-chip data streams. The DAC Spurious Free Dyanmic Range bandwidth is 0.8 GHz, while the bandwidth exceeds 1.3 GHz. The DAC consumes 53 mW of power and the design-for-test scheme .
机译:本文提出了一个3.5 GS / s的6位电流控制数模转换器(DAC),它具有辅助电路,以辅助在1 V数字28-nm CMOS工艺中进行测试。 DAC仅使用薄氧化物晶体管并且占用0.035,使其适合嵌入VLSI系统中,例如现场可编程门阵列(FPGA)。为了应对IC工艺的可变性,通常采用单位元件方法。使用适当减少的单元元素数,将三个最高有效位(MSB)实现为七个一元D / A单元,将三个最低有效位(LSB)实现为三个二进制D / A单元。此外,所有数字门仅使用两个基本单元块:缓冲器和多路复用器。为了进行测试,将5 kb的存储块放置在片上,以串行方式从外部加载,但以时间交错的方式在内部读取。该存储器围绕48个时钟的104位移位寄存器进行组织。即使与DAC共用一个公共电源,它也能保持所产生的开关干扰与信号无关,从而避免引起输出非线性误差。这种新颖性允许对DAC内核进行可靠的测试,同时避免了处理高速片外数据流的性能限制风险。 DAC无杂散动态范围带宽为0.8 GHz,而带宽超过1.3 GHz。 DAC消耗53 mW的功率,并且采用“测试设计”方案。

著录项

相似文献

  • 外文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号