首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Low-Energy Power-ON-Reset Circuit for Dual Supply SRAM
【24h】

Low-Energy Power-ON-Reset Circuit for Dual Supply SRAM

机译:用于双电源SRAM的低功耗上电复位电路

获取原文
获取原文并翻译 | 示例
       

摘要

Design of a low-energy power-ON reset (POR) circuit is proposed to reduce the energy consumed by the stable supply of the dual supply static random access memory (SRAM), as the other supply is ramping up. The proposed POR circuit, when embedded inside dual supply SRAM, removes its ramp-up constraints related to voltage sequencing and pin states. The circuit consumes negligible energy during ramp-up, does not consume dynamic power during operations, and includes hysteresis to improve noise immunity against voltage fluctuations on the power supply. The POR circuit, designed in the 40-nm CMOS technology within 10.6- area, enabled reduction in the energy consumed by the SRAM array supply during periphery power-up in typical conditions.
机译:提出了一种低能量上电复位(POR)电路的设计,以减少由于双电源静态随机存取存储器(SRAM)的稳定供电而引起的能量消耗,而另一电源正在逐渐增加。拟议的POR电路嵌入双电源SRAM时,消除了与电压排序和引脚状态有关的斜坡约束。该电路在加速期间消耗的能量可以忽略不计,在工作期间不消耗动态功率,并且包括磁滞以提高抗噪声能力,以抵抗电源电压波动。 POR电路采用10.6面积内的40纳米CMOS技术设计,可以降低典型条件下外围加电期间SRAM阵列电源的能耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号