首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Full-Swing Local Bitline SRAM Architecture Based on the 22-nm FinFET Technology for Low-Voltage Operation
【24h】

Full-Swing Local Bitline SRAM Architecture Based on the 22-nm FinFET Technology for Low-Voltage Operation

机译:基于22nm FinFET技术的全速本地位线SRAM架构,可实现低电压运行

获取原文
获取原文并翻译 | 示例

摘要

The previously proposed average-8T static random access memory (SRAM) has a competitive area and does not require a write-back scheme. In the case of an average-8T SRAM architecture, a full-swing local bitline (BL) that is connected to the gate of the read buffer can be achieved with a boosted wordline (WL) voltage. However, in the case of an average-8T SRAM based on an advanced technology, such as a 22-nm FinFET technology, where the variation in threshold voltage is large, the boosted WL voltage cannot be used, because it degrades the read stability of the SRAM. Thus, a full-swing local BL cannot be achieved, and the gate of the read buffer cannot be driven by the full supply voltage (), resulting in a considerably large read delay. To overcome the above disadvantage, in this paper, a differential SRAM architecture with a full-swing local BL is proposed. In the proposed SRAM architecture, full swing of the local BL is ensured by the use of cross-coupled pMOSs, and the gate of the read buffer is driven by a full , without the need for the boosted WL voltage. Various configurations of the proposed SRAM architecture, which stores multiple bits, are analyzed in terms of the minimum operating voltage and area per bit. The proposed SRAM that stores four bits in one block can achieve a minimum voltage of 0.42 V and a read delay that is 62.6 times lesser than that of the average-8T SRAM based on the 22-nm FinFET technology.
机译:先前提出的平均8T静态随机存取存储器(SRAM)具有竞争优势,不需要回写方案。在平均8T SRAM架构的情况下,可以通过提升的字线(WL)电压实现连接到读取缓冲器栅极的全摆幅局部位线(BL)。但是,在基于先进技术(例如22nm FinFET技术)的平均8T SRAM的情况下,阈值电压的变化较大,因此无法使用升压的WL电压,因为这会降低LED的读取稳定性。 SRAM。因此,不能实现全摆幅局部BL,并且读缓冲器的栅极不能由全电源电压()驱动,从而导致相当大的读延迟。为了克服上述缺点,本文提出了一种具有全摆幅局部BL的差分SRAM架构。在所建议的SRAM体系结构中,通过使用交叉耦合的pMOS来确保局部BL的全摆幅,并且读取缓冲器的栅极由一个全驱动,而无需提高WL电压。根据最小工作电压和每位面积,分析了建议的SRAM体系结构(存储多个位)的各种配置。提议的在一个块中存储4位的SRAM可以实现0.42 V的最小电压,并且其读取延迟比基于22 nm FinFET技术的平均8T SRAM的读取延迟小62.6倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号