首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Single Channel Split ADC Structure for Digital Background Calibration in Pipelined ADCs
【24h】

A Single Channel Split ADC Structure for Digital Background Calibration in Pipelined ADCs

机译:用于流水线ADC中数字背景校准的单通道拆分ADC结构

获取原文
获取原文并翻译 | 示例

摘要

A digital background calibration technique based on the concept of split analog-to-digital converter (ADC) structure is proposed for pipelined ADCs to correct the gain error induced by the capacitors mismatch and finite dc gain of the residue amplifiers and nonlinearity of the residue amplifiers. In the proposed technique, one of the channels in split ADC structure is virtually implemented by using two extra comparators in each ADC's stage and an interpolation filter to eliminate the mismatch between channels. Several circuit-level simulation results in the context of a 12-bit 100-MS/s pipelined ADC are provided to verify the usefulness of the proposed calibration technique. The simulation results show 51-dB signal-to-noise and distortion ratio and 65-dB spurious free dynamic range improvement, respectively, in comparison with the noncalibrated ADC.
机译:提出了一种基于分离模数转换器(ADC)结构概念的数字背景校准技术,用于流水线ADC,以校正由残留放大器的电容失配和有限dc增益以及残留放大器的非线性引起的增益误差。 。在所提出的技术中,通过在每个ADC级使用两个额外的比较器和一个插值滤波器来消除通道之间的不匹配,实际上实现了分离ADC结构中的通道之一。在12位100-MS / s流水线ADC的背景下提供了几个电路级仿真结果,以验证所提出的校准技术的有效性。仿真结果表明,与未经校准的ADC相比,信噪比和失真比分别为51dB和65dB,无杂散动态范围得到了改善。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号