首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A 12-Bit Time-Interleaved 400-MS/s Pipelined ADC With Split-ADC Digital Background Calibration in 4,000 Conversions/Channel
【24h】

A 12-Bit Time-Interleaved 400-MS/s Pipelined ADC With Split-ADC Digital Background Calibration in 4,000 Conversions/Channel

机译:12位时间交错400-MS / s流水线ADC,每通道4,000次转换具有拆分ADC数字背景校准

获取原文
获取原文并翻译 | 示例

摘要

Split analog-to-digital converter (ADC) digital background calibration with full-input-range error detection schemes is proposed to rapidly correct the gain and nonlinearity errors in the multi-bit first stage of a multi-channel time-interleaved (TI) pipelined ADC. By adding a vertical shift between the residue transfer curves of the first stages in two half-ADCs which are split from a single ADC, the error detection schemes of the proposed calibration are effective in the full-input range. The larger error detection range means that calibration is activated more often, resulting in fewer ADC conversions to converge. In addition, the designed fast-settling switch controller enables a 12-bit resistor-ladder DAC (R-DAC) for high-speed application. Furthermore, by applying the proposed calibration and sharing the R-DAC among all channels, the need for gain mismatch calibration between interleaved channels is eliminated. Consequently, the calibration time and complexity are further reduced. A 12-bit 400-MS/s 4-channel TI pipelined ADC prototype is implemented in 40-nm CMOS technology with an active area of 0.71 mm(2), the measured SNDR and INL of which are improved up to 23 dB and 96 LSB via the proposed calibration. Compared with prior-art ADCs using background calibration, the proposed ADC achieves the fastest background calibration in 4,000 conversions/channel, which is at least $5{imes }$ less than the others.
机译:提出了具有全输入范围误差检测方案的分离式模数转换器(ADC)数字背景校准,以快速校正多通道时间交错(TI)的多位第一级中的增益和非线性误差流水线ADC通过在从单个ADC分离出的两个半ADC的第一级残留转移曲线之间添加垂直偏移,所提出的校准误差检测方案在整个输入范围内都是有效的。错误检测范围较大,意味着校准激活的频率更高,从而导致收敛的ADC转换次数减少。此外,设计的快速建立开关控制器可为高速应用提供12位梯形DAC(R-DAC)。此外,通过应用建议的校准并在所有通道之间共享R-DAC,无需在交错通道之间进行增益失配校准。因此,校准时间和复杂度进一步降低。采用40nm CMOS技术实现的12位400-MS / s 4通道TI流水线ADC原型具有0.71 mm(2)的有效面积,其实测SNDR和INL分别提高了23 dB和96 LSB通过建议的校准。与使用背景校准的现有技术ADC相比,拟议的ADC在4,000个转换/通道中实现了最快的背景校准,这比其他ADC至少节省了$ 5 { times} $。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号