首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 6.2-GFlops Floating-Point Multiply-Accumulator With Conditional Normalization
【24h】

A 6.2-GFlops Floating-Point Multiply-Accumulator With Conditional Normalization

机译:具有条件归一化的6.2-GFlops浮点乘法累加器

获取原文
获取原文并翻译 | 示例

摘要

A pipelined single-precision floating-point multiply-accumulator (FPMAC) featuring a single-cycle accumulate loop using base 32 and internal carry-save arithmetic with delayed addition is described. A combination of algorithmic, logic, and circuit techniques enables multiply-accumulate operations at speeds exceeding 3 GHz with single-cycle throughput. The optimizations allow removal of the costly normalization step from the critical accumulate loop. This logic is conditionally powered down using dynamic sleep transistors on long accumulate operations, saving active and leakage power. In addition, an improved leading-zero anticipator (LZA) and overflow prediction logic applicable to carry-save format is presented. In a 90-nm seven-metal dual-$V _T$CMOS process, the 2$hbox mm^2$custom design contains 230K transistors. The fully functional first silicon achieves 6.2 GFlops of performance while dissipating 1.2 W at 3.1 GHz, 1.3-V supply.
机译:描述了一种流水线式单精度浮点乘法累加器(FPMAC),其特征是使用基数32的单周期累加环和具有延迟加法的内部进位保存算法。算法,逻辑和电路技术相结合,可以单周期吞吐量以超过3 GHz的速度进行多次累加运算。通过优化,可以从关键的累加循环中删除昂贵的标准化步骤。在长时间累积操作时,使用动态睡眠晶体管有条件地关闭此逻辑,从而节省了有功和泄漏功率。此外,提出了一种适用于进位保存格式的改进的零前导预期值(LZA)和溢出预测逻辑。在90nm的七金属双-V _T $ CMOS工艺中,2 $ hbox mm ^ 2 $定制设计包含23万个​​晶体管。功能齐全的第一硅芯片可实现6.2 GFlop的性能,而在3.1 GHz,1.3 V电源下的功耗为1.2W。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号