首页> 外文期刊>IEEE Journal of Solid-State Circuits >A Read-Static-Noise-Margin-Free SRAM Cell for Low-VDD and High-Speed Applications
【24h】

A Read-Static-Noise-Margin-Free SRAM Cell for Low-VDD and High-Speed Applications

机译:一种用于低VDD和高速应用的无静噪读取静态SRAM单元

获取原文
获取原文并翻译 | 示例
       

摘要

To help overcome limits to the speed of conventional SRAMs, we have developed a read-static-noise-margin-free SRAM cell. It consists of seven transistors, several of which are low-Vth nMOS transistors used to achieve both low-VDD and high-speed operations. For the same speed, the area of our proposed SRAM is 23% smaller than that of a conventional SRAM. Further, we have fabricated a 64-kb SRAM macro using 90-nm CMOS technology and have obtained with it a minimum VDD of 440 mV and a 20-ns access time with a 0.5-V supply.
机译:为了帮助克服传统SRAM的速度限制,我们开发了一种无读静态噪声容限的SRAM单元。它由七个晶体管组成,其中几个是用于实现低VDD和高速工作的低Vth nMOS晶体管。对于相同的速度,我们建议的SRAM的面积比传统SRAM的面积小23%。此外,我们使用90-nm CMOS技术制造了一个64-kb SRAM宏,并获得了440mV的最小VDD和0.5-V电源的20ns访问时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号