...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 64 Gb/s Low-Power Transceiver for Short-Reach PAM-4 Electrical Links in 28-nm FDSOI CMOS
【24h】

A 64 Gb/s Low-Power Transceiver for Short-Reach PAM-4 Electrical Links in 28-nm FDSOI CMOS

机译:用于28 nm FDSOI CMOS中短程PAM-4电气链路的64 Gb / s低功耗收发器

获取原文
获取原文并翻译 | 示例
           

摘要

A four-level pulse-amplitude modulation (PAM-4) transceiver operating up to 64 Gb/s in 28-nm CMOS fully depleted silicon-on-insulator (FDSOI) for short-reach electrical links is presented. The receiver equalization relies on a flexible continuous-time linear equalizer (CTLE), providing a very accurate channel inversion through a transfer function that can be optimally adapted at low frequency, mid-frequency, and high frequency independently. The CTLE meets the performance requirements of CEI-56G-VSR without requiring the decision feedback equalizer (DFE) implementation. As a result, timing constraints for comparators in data and edge sampling paths may be relaxed by using track-and-hold (T& H) stages, saving power consumption. At the maximum speed, the receiver draws 180 mA from 1-V supply, corresponding to 2.8 mW/Gb/s only. The transmitter embeds a flexible feed-forward equalizer (FFE) which can be reconfigured to comply with legacy standards. A comparison between currentmode (CM) and voltage-mode (VM) TX drivers is proposed, proving through experiments that the latter yields larger PAM-4 eye openings, thanks to the intrinsically higher speed. The full transceiver (TX, RX, and clock generation) operates from 16 to 64 Gb/s in PAM-4 and 8 to 32 Gb/s in non-return-tozero (NRZ), and supports 2x and 4x oversampling to reduce data rate down to 2 Gb/s. A TX-to-RX link at 64 Gb/s, across a 16.8-dB-loss channel, reaches 10(-12) minimum bit-error rate (BER) and 0.19-UI horizontal eye opening at BER = 10(-6), with 5.02 mW/Gb/s power dissipation.
机译:提出了一种四电平脉冲幅度调制(PAM-4)收发器,该收发器在28 nm CMOS完全耗尽绝缘体上硅(FDSOI)中的短距离电链路中以高达64 Gb / s的速度运行。接收机均衡依赖于灵活的连续时间线性均衡器(CTLE),它通过传递函数提供了非常精确的信道反转,该函数可以分别独立地在低频,中频和高频下进行优化。 CTLE满足CEI-56G-VSR的性能要求,而无需决策反馈均衡器(DFE)实施。结果,可以通过使用采样保持(T&H)阶段来放宽数据和边缘采样路径中比较器的时序约束,从而节省功耗。在最高速度下,接收器从1V电源汲取180mA电流,仅相当于2.8mW / Gb / s。发射机嵌入了灵活的前馈均衡器(FFE),可以对其进行重新配置以符合传统标准。提出了电流模式(CM)和电压模式(VM)TX驱动器之间的比较,通过实验证明,由于固有的更高速度,后者可以产生更大的PAM-4眼图张开度。完整的收发器(TX,RX和时钟生成)在PAM-4中以16到64 Gb / s的速度运行,在不归零(NRZ)中以8到32 Gb / s的速度运行,并支持2倍和4倍过采样以减少数据速率降至2 Gb / s。一条16.8 dB损耗的通道上以64 Gb / s的TX到RX链路在BER = 10(-6)时达到10(-12)最小误码率(BER)和0.19-UI水平开眼),功耗为5.02 mW / Gb / s。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号