首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A 40-Gb/s PAM-4 Transmitter Using a 0.16-pJ/bit SST-CML-Hybrid (SCH) Output Driver and a Hybrid-Path 3-Tap FFE Scheme in 28-nm CMOS
【24h】

A 40-Gb/s PAM-4 Transmitter Using a 0.16-pJ/bit SST-CML-Hybrid (SCH) Output Driver and a Hybrid-Path 3-Tap FFE Scheme in 28-nm CMOS

机译:使用0.16-PJ / BIT SST-CML-HybrId(SCH)输出驱动器和28MM CMOS中的混合路径3分接FFE方案的40 GB / s PAM-4发射器

获取原文
获取原文并翻译 | 示例
       

摘要

This paper proposes an SST-CML-Hybrid (SCH) output driver, and its corresponding hybrid-path feed-forward equalization (FFE) scheme, to enhance the energy efficiency of a PAM-4 transmitter (TX). Specifically, the SCH driver features one SST branch one CML branch to co-synthesize the PAM-4 data, reducing substantially the signaling power, switching power and equalization power. The PAM-4 TX further integrates a half-rate serializer with 4-bit 3-tap FFE, duty-cycle correction circuits and a T-coil output matching network. Prototyped in 28-nm CMOS, the PAM-4 TX achieves a broadband return loss -10dB up to 50 GHz, and occupies a compact die area of 0.0345 mm(2). Operating at 40 Gb/s and at a 0.9-V supply, the TX dissipates 19.5 mW, of which 6.4 mW is due to the SCH driver. The corresponding energy efficiencies are 0.16 and 0.5 pJ/bit for the SCH driver and TX, respectively; both compare favorably with the prior art.
机译:本文提出了SST-CML-Hybrid(SCH)输出驱动器及其对应的混合路前均衡(FFE)方案,以增强PAM-4发射器(TX)的能效。具体地,SCH驱动器具有一个SST分支一个CML分支以共同合成PAM-4数据,从而降低了基本上信号电源,开关功率和均衡功率。 PAM-4 TX进一步集成了一个半速率串行器,具有4位3分接FFE,占空比校正电路和T线圈输出匹配网络。 PAM-4 TX在28-NM CMOS中原型化,达到宽带回波损耗-10dB,最高可达50 GHz,占地面积为0.0345mm(2)。以40 GB / s和0.9V电源运行,TX耗散19.5兆瓦,其中6.4 MW是由于SCH驱动器。 SCH驱动器和TX分别为0.16和0.5pj /位的相应能量效率;两者都与现有技术比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号