首页> 外文期刊>IEEE Journal of Solid-State Circuits >Error correction techniques for high-performance differential A/D converters
【24h】

Error correction techniques for high-performance differential A/D converters

机译:高性能差分A / D转换器的纠错技术

获取原文
获取原文并翻译 | 示例

摘要

Error correction techniques that overcome several error mechanism that can affect the accuracy of charge-redistribution analog-to-digital converters (ADCs) are described. A correction circuit and a self-calibration algorithm are used to improve the common-mode rejection of the differential ADC. A modified technique is used to self-calibrate the capacitor ratio errors and obtain higher linearity. The residual error of the ADC due to capacitor voltage dependence is minimized using a quadratic voltage coefficient (QVC) self-calibration scheme. A dual-comparator topology with digital error correction circuitry is used to avoid errors due to comparator threshold hysteresis. A fully differential charge-redistribution ADC implemented with these techniques was fabricated in a 5-V 1- mu m CMOS process using metal-to-polysilicide capacitors. The successive-approximation converter achieves 16-b accuracy with more than 90 dB of common-mode rejection while converting at a 200-kHz rate.
机译:描述了克服几种错误机制的错误纠正技术,这些错误机制可能会影响电荷分配模数转换器(ADC)的准确性。校正电路和自校准算法用于改善差分ADC的共模抑制性能。一种改进的技术用于自校准电容器比率误差并获得更高的线性度。使用二次电压系数(QVC)自校准方案可将由于电容器电压依赖性而引起的ADC残留误差降至最低。具有数字错误校正电路的双比较器拓扑结构可避免由于比较器阈值滞后引起的错误。利用这些技术实现的全差分电荷分配ADC是使用金属-多晶硅化物电容器在5V1-μmCMOS工艺中制造的。逐次逼近转换器以200kHz的速率转换时,具有90b以上的共模抑制比,可实现16b的精度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号