首页> 外文期刊>Journal of Communications Technology and Electronics >An 8-bit flash analog-to-digital converter with an array of redundant comparators
【24h】

An 8-bit flash analog-to-digital converter with an array of redundant comparators

机译:具有冗余比较器阵列的8位闪存模数转换器

获取原文
获取原文并翻译 | 示例
           

摘要

The circuit design and the topology of an 8-bit analog-to-digital converter (ADC) are presented. It is shown that the differential nonlinearity can be reduced by using three comparators and a majorizing element for formation of each bit of the thermometric code. Computer simulation and measurements of reference ADC chips fabricated using the UMC 180-nanometer CMOS technology confirmed the operability of the proposed design. A power consumption of 93 mW, an effective number of bits of 5.8, and a differential nonlinearity of 0.03 bits have been obtained.
机译:介绍了一个8位模数转换器(ADC)的电路设计和拓扑。结果表明,通过使用三个比较器和一个用于形成测温码每一位的主化元件,可以减小差分非线性。使用UMC 180纳米CMOS技术制造的参考ADC芯片的计算机仿真和测量结果证实了所提出设计的可操作性。已获得93 mW的功耗,有效位数5.8和0.03位的差分非线性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号