首页> 外文期刊>Microprocessors and microsystems >Scheduling driven circuit partitioning algorithm for multiple FPGAs using time-multiplexed, off-chip, multi-casting interconnection architecture
【24h】

Scheduling driven circuit partitioning algorithm for multiple FPGAs using time-multiplexed, off-chip, multi-casting interconnection architecture

机译:使用时分多路,片外,多播互连架构为多个FPGA调度驱动电路划分算法

获取原文
获取原文并翻译 | 示例

摘要

The gate utilization of FPGAs and speed of emulation in multi-FPGA system are limited by the interconnection architecture and the number of pins. The time-multiplexing of interconnection wires is required for multi-FPGA systems incorporating several state-of-the-art FPGAs. This article proposes a circuit partitioning algorithm called Scheduling driven Algorithm for TOMi (SCATOMi) for multi-FPGA systems with interconnection architecture called Time-multiplexed, Off-chip, Multi-casting interconnection (TOMi). SCATOMi improves the performance of the TOMi architecture by limiting the number of inter-FPGA signal transfers on the critical path and considering the scheduling of inter-FPGA signal transfers. The performance of the partitioning result of SCATOMi is 5.5 times faster than traditional partitioning algorithms. Experiments on architecture comparison show that, by adopting the proposed TOMi interconnection architecture along with SCATOMi, the pin count is reduced to 15.2-81.3% while the critical path delay is reduced to 46.1-67.6% compared to traditional architectures.
机译:FPGA的门利用和多FPGA系统中的仿真速度受到互连架构和引脚数量的限制。包含多个最新FPGA的多FPGA系统需要互连线的时间多路复用。本文针对具有互连架构(称为时分多路,片外多播互连(TOMi))的多FPGA系统,提出了一种称为TOMi的调度驱动算法(SCATOMi)的电路划分算法。 SCATOMi通过限制关键路径上的FPGA间信号传输次数并考虑FPGA间信号传输的调度,来提高TOMi架构的性能。 SCATOMi的分区结果的性能比传统的分区算法快5.5倍。架构比较实验表明,与传统架构相比,通过采用建议的TOMi互连架构和SCATOMi,引脚数减少到15.2-81.3%,而关键路径延迟减少到46.1-67.6%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号