...
首页> 外文期刊>Journal of Circuits, Systems, and Computers >IMPROVED TIME-MULTIPLEXED FPGA ARCHITECTURE AND ALGORITHM FOR MINIMIZING COMMUNICATION COST DESIGNS
【24h】

IMPROVED TIME-MULTIPLEXED FPGA ARCHITECTURE AND ALGORITHM FOR MINIMIZING COMMUNICATION COST DESIGNS

机译:改进的时分多路复用FPGA体系结构和算法,可最小化通信成本设计

获取原文
获取原文并翻译 | 示例
           

摘要

The Time-Multiplexed FPGA (TMFPGA) architecture can improve dramatically logic utilization by time-sharing logic but it needs a large amount of registers among sub-circuits for partitioning the given sequential circuits. In this paper, we propose an improved TMFPGA architecture to simplify the precedence constraints so that the number of the registers among sub-circuits can be reduced for sequential circuits partitioning. To demonstrate the practicability of the architecture, we also present a greedy algorithm to minimize the maximum number of the registers. Experimental results demonstrate the effectives of the algorithm.
机译:时分多路复用FPGA(TMFPGA)体系结构可以通过分时逻辑大大提高逻辑利用率,但是在子电路之间需要大量寄存器来划分给定的时序电路。在本文中,我们提出了一种改进的TMFPGA架构,以简化优先级约束,从而可以减少子电路之间的寄存器数量,以进行顺序电路划分。为了证明该体系结构的实用性,我们还提出了一种贪婪算法,以最大程度地减少寄存器的最大数量。实验结果证明了该算法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号