首页> 外文期刊>Microelectronics & Reliability >SEU reduction effectiveness of common centroid layout in differential latch at 130-nm CMOS technology
【24h】

SEU reduction effectiveness of common centroid layout in differential latch at 130-nm CMOS technology

机译:130 nm CMOS技术的差分锁存器中常见质心布局的SEU降低效果

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we apply the common centroid layout technique in a differential latch structure (i.e., Quatro) and evaluate its effectiveness in reducing single event upset vulnerability. SPICE simulations demonstrate that higher charge sharing efficiency between the differential pair of sensitive devices results in higher critical charge of the latch. Both regular and common centroid layouts show the same heavy ion upset Linear Energy Transfer (LET) threshold because this is determined by the worst case critical charge (i.e., there is no charge sharing). Additionally, the magnitude decrease in the cross section of common centroid layout than that of the regular layout is not significant in 130-nm CMOS bulk technology because cross section covers the highest charge sharing efficiency and the lowest charge sharing efficiency from statistical point of view. (C) 2017 Elsevier Ltd. All rights reserved.
机译:在本文中,我们在差分锁存器结构(即Quatro)中应用了常见的质心布局技术,并评估了其在减少单事件翻转漏洞方面的有效性。 SPICE仿真表明,敏感器件的差分对之间较高的电荷共享效率会导致锁存器的较高临界电荷。常规和常规质心布局都显示相同的重离子扰动线性能量转移(LET)阈值,因为这是由最坏情况下的临界电荷(即没有电荷共享)决定的。此外,在130 nm CMOS体块技术中,普通质心布局的横截面的幅度减小比常规布局的幅度减小并不明显,因为从统计角度来看,横截面覆盖了最高的电荷共享效率和最低的电荷共享效率。 (C)2017 Elsevier Ltd.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号