机译:130 nm CMOS技术的差分锁存器中常见质心布局的SEU降低效果
Hohai Univ, Coll IOT Engn, Nanjing, Jiangsu, Peoples R China|Univ Saskatchewan, Saskatoon, SK, Canada;
Hohai Univ, Coll IOT Engn, Nanjing, Jiangsu, Peoples R China;
Hohai Univ, Coll IOT Engn, Nanjing, Jiangsu, Peoples R China;
Chinese Acad Sci, Inst Microelect, Beijing, Peoples R China;
Univ Saskatchewan, Saskatoon, SK, Canada;
Hohai Univ, Coll IOT Engn, Nanjing, Jiangsu, Peoples R China;
Single event upset; Charge sharing; Common centroid layout; Integrated circuit reliability; Quatro; Differential structure;
机译:具有公共质心几何布局读出放大器的12.5ns 16Mb CMOS SRAM
机译:用于SEU不敏感设计的CMOS三重互锁锁存器
机译:经过SEU加固的CMOS数据锁存器设计
机译:芯片级布局和预防邻近I / O单元相互作用引起的闩锁和电源电源锁存在高级CMOS技术中
机译:采用0.18μmCMOS技术的电流模式逻辑锁存器和预分频器设计优化。
机译:28 nm CMOS LC振荡器电路拓扑中的相位噪声的比较分析:HartleyColpitts和共源交叉耦合差分对
机译:基于240-GHz反射计的介电传感器,具有130nm SiGe Bicmos技术的集成换能器