首页> 外文期刊>Microelectronics journal >A low-power and high-speed parallel binary comparator based on inter-stage modified binary tree structure and power-delay improved cell elements
【24h】

A low-power and high-speed parallel binary comparator based on inter-stage modified binary tree structure and power-delay improved cell elements

机译:基于级间改进的二叉树结构和功率延迟改进的单元元素的低功耗高速并行二进制比较器

获取原文
获取原文并翻译 | 示例

摘要

A new comparator based on the parallel prefix (PP) tree is presented. The improvement is utilized in both of algorithmic-level and cell-elements. First the PP algorithm of comparator is improved and then a novel "XNOR-AND" circuit is presented to use in proposed comparator. According to modified PP, two comparators are presented with similar comparator algorithm and different circuits in pre-encoder steps. The pre-layout and post-layout simulations of all circuits are performed in 65 nm and 180 nm standard CMOS technologies. Simulations of 16, 32 and 64-bit comparators in TT-corner of 180 nm show that the improvement of PDP of proposedl(-proposed2) than conventional comparator are 35.62%(51.23%), 35.25%(49.80%) and 31.54%(45.37%), respectively. Also, the second proposed comparator circuit is investigated in Arithmetic Logic Unit (ALU). According to the simulation results, the improvement of PDP of ALU with proposed2 comparator than ALU with conventional comparator in 180 nm standard CMOS technology is 14.62%.
机译:提出了一种基于并行前缀(PP)树的新比较器。该改进在算法级别和单元元素中都得到了利用。首先改进了比较器的PP算法,然后提出了一种新颖的“ XNOR-AND”电路以用于所提出的比较器。根据修改后的PP,在预编码器步骤中介绍了两个具有相似比较器算法和不同电路的比较器。所有电路的布局前和布局后仿真都是在65 nm和180 nm标准CMOS技术中执行的。对180 nm TT角处的16、32和64位比较器进行仿真显示,与常规比较器相比,proposed1(-proposed2)的PDP改善了35.62%(51.23%),35.25%(49.80%)和31.54%( 45.37%)。此外,在算术逻辑单元(ALU)中研究了第二个建议的比较器电路。根据仿真结果,在180 nm标准CMOS技术中,与传统的比较器相比,使用提出的2比较器的ALU的PDP改善了14.62%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号