首页> 外文期刊>Journal of Real-Time Image Processing >FPGA-based architecture for bi-cubic interpolation: the best trade-off between precision and hardware resource consumption
【24h】

FPGA-based architecture for bi-cubic interpolation: the best trade-off between precision and hardware resource consumption

机译:基于FPGA的BI - 立方插值架构:精度和硬件资源消耗之间的最佳权衡

获取原文
获取原文并翻译 | 示例

摘要

An accurate and low-cost design of the image interpolation unit is a crucial part for many real-time image processing systems. To reach this goal, bi-cubic interpolation is generally selected because it provides the best trade-off between computational complexity and interpolation quality. The aim of this paper is to study the optimal hardware implementation of heterogeneous bi-cubic interpolation. Bi-cubic algorithm is reformulated and improved for FPGA implementation. This improved algorithm avoids twelve redundant calculations and reduces the number of multipliers by 25%. Hardware precision versus resource utilization is studied to minimize the quantization error of hardware realization, and to obtain the best trade-off between design cost and accuracy. A compromise that reduces 33,33% of bit-width utilization with a precision higher than 99.922% is reached. Besides, the proposed architecture is fully pipelined to reach high operating frequency. Instantiation on Xilinx and Intel targets shows the benefit of our approach, especially in terms of hardware resource consumption.
机译:对于许多实时图像处理系统,图像插值单元的精确和低成本设计是一个重要的部分。为了达到这一目标,通常选择双立方插值,因为它提供了计算复杂性和插值质量之间的最佳权衡。本文的目的是研究异构双立方插值的最佳硬件实现。为FPGA实现重新制定和改进了双立方算法。这种改进的算法避免了十二个冗余计算,并将乘数数量减少25%。研究了硬件精度与资源利用率,以最大限度地减少硬件实现的量化误差,并在设计成本和准确性之间获得最佳权衡。达到达到高于99.922%的精度的33,33%的比特宽利用率的折衷。此外,所提出的架构完全流水线以达到高工作频率。 Xilinx和英特尔目标的实例化表明了我们的方法的好处,特别是在硬件资源消耗方面。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号