首页> 外文期刊>IEEE Transactions on Computers >Hardware Implementation Trade-Offs of Polynomial Approximations and Interpolations
【24h】

Hardware Implementation Trade-Offs of Polynomial Approximations and Interpolations

机译:多项式逼近和插值的硬件实现折衷

获取原文
获取原文并翻译 | 示例

摘要

This paper examines the hardware implementation tradeoffs when evaluating functions via piecewise polynomial approximations and interpolations for precisions up to 24 bits. In polynomial approximations, polynomials are evaluated using stored coefficients. Polynomial interpolations, however, require the coefficients to be computed on-the-fly using stored function values. Although it is known that interpolations require less memory than approximations at the expense of additional computation, the tradeoffs in memory, area, delay, and power consumption between the two approaches have not been examined in detail. This work quantitatively analyzes these tradeoffs for optimized approximations and interpolations across different functions and target precisions. Hardware architectures for degree-1 and degree-2 approximations and interpolations are described. The results show that the extent of memory savings realized by using interpolation is significantly lower than what is commonly believed. Furthermore, experimental results on a field-programmable gate array (FPGA) show that for high output precision, degree-1 interpolations offer considerable area and power savings over degree-1 approximations, but similar savings are not realized when degree-2 interpolations and approximations are compared. The availability of both interpolation-based and approximation-based designs offers a richer set of design tradeoffs than is available using either interpolation or approximation alone.
机译:本文研究了通过分段多项式逼近和插值评估功能时硬件实现的折衷,精度最高可达24位。在多项式逼近中,多项式使用存储的系数求值。但是,多项式插值需要使用存储的函数值即时计算系数。尽管已知插值比近似值需要更少的内存,但要付出额外的计算费用,但尚未详细检查两种方法之间的内存,面积,延迟和功耗之间的折衷。这项工作定量分析了这些折衷,以优化不同函数和目标精度之间的近似值和内插值。描述了用于1级和2级逼近和插值的硬件体系结构。结果表明,通过使用插值实现的内存节省程度明显低于通常认为的程度。此外,现场可编程门阵列(FPGA)上的实验结果表明,对于高输出精度,1级插值在1级逼近时可提供相当大的面积和功率节省,但在2级插值和逼近时无法实现类似的节省比较。与仅使用插值法或逼近法相比,基于插值法和基于逼近法的设计都提供了更丰富的设计折衷。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号