首页> 外文期刊>Journal of Electronic Testing >Scalability of Globally Asynchronous QCA (Quantum-Dot Cellular Automata) Adder Design
【24h】

Scalability of Globally Asynchronous QCA (Quantum-Dot Cellular Automata) Adder Design

机译:全局异步QCA(量子点元胞自动机)加法器设计的可扩展性

获取原文
获取原文并翻译 | 示例

摘要

The concept of clocking for QCA, referred to as the four-phase clocking, is widely used. However, inherited characteristics of QCA, such as the way to hold state, the way to synchronize data flows, and the way to power QCA cells, make the design of QCA circuits quite different from VLSI and introduce a variety of new design challenges. The most severe challenges are due to the fact that the overall timing of a QCA circuit is mainly dependent upon its layout. This issue is commonly referred to as the “layout = timing” problem. To circumvent the problem, a novel self-timed circuit design technique referred to as the Locally Synchronous, globally asynchronous design for QCA has been recently proposed. The proposed technique can significantly reduce the layout–timing dependency from the global network of QCA devices in a circuit; therefore, considerably flexible QCA circuit design is be possible. Also, the proposed technique is more scalable in designing large-scale systems. Since a less number of cells is used, the overall area is smaller and the manufacturability is better. In this paper, numerous multi-bit adder designs are considered to demonstrate the layout efficiency and robustness of the proposed globally asynchronous QCA design technique.
机译:QCA时钟的概念被称为四相时钟。但是,QCA的继承特性,例如保持状态的方式,同步数据流的方式以及为QCA单元供电的方式,使得QCA电路的设计与VLSI完全不同,并带来了许多新的设计挑战。最严峻的挑战是由于以下事实:QCA电路的总体时序主要取决于其布局。此问题通常称为“布局=时序”问题。为了解决这个问题,最近提出了一种新颖的自定时电路设计技术,称为QCA的本地同步,全局异步设计。所提出的技术可以显着减少电路中QCA设备的全球网络对布局时序的依赖性。因此,可以实现相当灵活的QCA电路设计。同样,提出的技术在设计大型系统时更具可扩展性。由于使用的单元数较少,因此总面积较小,可制造性更好。在本文中,考虑了许多多位加法器设计,以证明所提出的全局异步QCA设计技术的布局效率和健壮性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号